stm32f746xx.h 1.4 MB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571
  1. /**
  2. ******************************************************************************
  3. * @file stm32f746xx.h
  4. * @author MCD Application Team
  5. * @version V1.2.0
  6. * @date 30-December-2016
  7. * @brief CMSIS Cortex-M7 Device Peripheral Access Layer Header File.
  8. *
  9. * This file contains:
  10. * - Data structures and the address mapping for all peripherals
  11. * - Peripheral's registers declarations and bits definition
  12. * - Macros to access peripheral’s registers hardware
  13. *
  14. ******************************************************************************
  15. * @attention
  16. *
  17. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  18. *
  19. * Redistribution and use in source and binary forms, with or without modification,
  20. * are permitted provided that the following conditions are met:
  21. * 1. Redistributions of source code must retain the above copyright notice,
  22. * this list of conditions and the following disclaimer.
  23. * 2. Redistributions in binary form must reproduce the above copyright notice,
  24. * this list of conditions and the following disclaimer in the documentation
  25. * and/or other materials provided with the distribution.
  26. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  27. * may be used to endorse or promote products derived from this software
  28. * without specific prior written permission.
  29. *
  30. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  31. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  32. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  34. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  35. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  36. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  37. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  38. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  39. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. *
  41. ******************************************************************************
  42. */
  43. /** @addtogroup CMSIS_Device
  44. * @{
  45. */
  46. /** @addtogroup stm32f746xx
  47. * @{
  48. */
  49. #ifndef __STM32F746xx_H
  50. #define __STM32F746xx_H
  51. #ifdef __cplusplus
  52. extern "C" {
  53. #endif /* __cplusplus */
  54. /** @addtogroup Configuration_section_for_CMSIS
  55. * @{
  56. */
  57. /**
  58. * @brief STM32F7xx Interrupt Number Definition, according to the selected device
  59. * in @ref Library_configuration_section
  60. */
  61. typedef enum
  62. {
  63. /****** Cortex-M7 Processor Exceptions Numbers ****************************************************************/
  64. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  65. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M7 Memory Management Interrupt */
  66. BusFault_IRQn = -11, /*!< 5 Cortex-M7 Bus Fault Interrupt */
  67. UsageFault_IRQn = -10, /*!< 6 Cortex-M7 Usage Fault Interrupt */
  68. SVCall_IRQn = -5, /*!< 11 Cortex-M7 SV Call Interrupt */
  69. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M7 Debug Monitor Interrupt */
  70. PendSV_IRQn = -2, /*!< 14 Cortex-M7 Pend SV Interrupt */
  71. SysTick_IRQn = -1, /*!< 15 Cortex-M7 System Tick Interrupt */
  72. /****** STM32 specific Interrupt Numbers **********************************************************************/
  73. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  74. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  75. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  76. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  77. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  78. RCC_IRQn = 5, /*!< RCC global Interrupt */
  79. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  80. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  81. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  82. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  83. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  84. DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
  85. DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
  86. DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
  87. DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
  88. DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
  89. DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
  90. DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
  91. ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */
  92. CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
  93. CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
  94. CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
  95. CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
  96. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  97. TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
  98. TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
  99. TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  100. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  101. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  102. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  103. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  104. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  105. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  106. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  107. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  108. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  109. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  110. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  111. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  112. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  113. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  114. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  115. OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
  116. TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */
  117. TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */
  118. TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
  119. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
  120. DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
  121. FMC_IRQn = 48, /*!< FMC global Interrupt */
  122. SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */
  123. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  124. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  125. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  126. UART5_IRQn = 53, /*!< UART5 global Interrupt */
  127. TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
  128. TIM7_IRQn = 55, /*!< TIM7 global interrupt */
  129. DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
  130. DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
  131. DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
  132. DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
  133. DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
  134. ETH_IRQn = 61, /*!< Ethernet global Interrupt */
  135. ETH_WKUP_IRQn = 62, /*!< Ethernet Wakeup through EXTI line Interrupt */
  136. CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */
  137. CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */
  138. CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */
  139. CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */
  140. OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
  141. DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
  142. DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
  143. DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
  144. USART6_IRQn = 71, /*!< USART6 global interrupt */
  145. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  146. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  147. OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */
  148. OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */
  149. OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */
  150. OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */
  151. DCMI_IRQn = 78, /*!< DCMI global interrupt */
  152. RNG_IRQn = 80, /*!< RNG global interrupt */
  153. FPU_IRQn = 81, /*!< FPU global interrupt */
  154. UART7_IRQn = 82, /*!< UART7 global interrupt */
  155. UART8_IRQn = 83, /*!< UART8 global interrupt */
  156. SPI4_IRQn = 84, /*!< SPI4 global Interrupt */
  157. SPI5_IRQn = 85, /*!< SPI5 global Interrupt */
  158. SPI6_IRQn = 86, /*!< SPI6 global Interrupt */
  159. SAI1_IRQn = 87, /*!< SAI1 global Interrupt */
  160. LTDC_IRQn = 88, /*!< LTDC global Interrupt */
  161. LTDC_ER_IRQn = 89, /*!< LTDC Error global Interrupt */
  162. DMA2D_IRQn = 90, /*!< DMA2D global Interrupt */
  163. SAI2_IRQn = 91, /*!< SAI2 global Interrupt */
  164. QUADSPI_IRQn = 92, /*!< Quad SPI global interrupt */
  165. LPTIM1_IRQn = 93, /*!< LP TIM1 interrupt */
  166. CEC_IRQn = 94, /*!< HDMI-CEC global Interrupt */
  167. I2C4_EV_IRQn = 95, /*!< I2C4 Event Interrupt */
  168. I2C4_ER_IRQn = 96, /*!< I2C4 Error Interrupt */
  169. SPDIF_RX_IRQn = 97, /*!< SPDIF-RX global Interrupt */
  170. } IRQn_Type;
  171. /**
  172. * @}
  173. */
  174. /**
  175. * @brief Configuration of the Cortex-M7 Processor and Core Peripherals
  176. */
  177. #define __CM7_REV 0x0001U /*!< Cortex-M7 revision r0p1 */
  178. #define __MPU_PRESENT 1 /*!< CM7 provides an MPU */
  179. #define __NVIC_PRIO_BITS 4 /*!< CM7 uses 4 Bits for the Priority Levels */
  180. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  181. #define __FPU_PRESENT 1 /*!< FPU present */
  182. #define __ICACHE_PRESENT 1 /*!< CM7 instruction cache present */
  183. #define __DCACHE_PRESENT 1 /*!< CM7 data cache present */
  184. #include "core_cm7.h" /*!< Cortex-M7 processor and core peripherals */
  185. #include "system_stm32f7xx.h"
  186. #include <stdint.h>
  187. /** @addtogroup Peripheral_registers_structures
  188. * @{
  189. */
  190. /**
  191. * @brief Analog to Digital Converter
  192. */
  193. typedef struct
  194. {
  195. __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
  196. __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
  197. __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
  198. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
  199. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
  200. __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
  201. __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
  202. __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
  203. __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
  204. __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
  205. __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
  206. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
  207. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
  208. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
  209. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
  210. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
  211. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
  212. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
  213. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
  214. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
  215. } ADC_TypeDef;
  216. typedef struct
  217. {
  218. __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
  219. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
  220. __IO uint32_t CDR; /*!< ADC common regular data register for dual
  221. AND triple modes, Address offset: ADC1 base address + 0x308 */
  222. } ADC_Common_TypeDef;
  223. /**
  224. * @brief Controller Area Network TxMailBox
  225. */
  226. typedef struct
  227. {
  228. __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
  229. __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
  230. __IO uint32_t TDLR; /*!< CAN mailbox data low register */
  231. __IO uint32_t TDHR; /*!< CAN mailbox data high register */
  232. } CAN_TxMailBox_TypeDef;
  233. /**
  234. * @brief Controller Area Network FIFOMailBox
  235. */
  236. typedef struct
  237. {
  238. __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
  239. __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
  240. __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
  241. __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
  242. } CAN_FIFOMailBox_TypeDef;
  243. /**
  244. * @brief Controller Area Network FilterRegister
  245. */
  246. typedef struct
  247. {
  248. __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
  249. __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
  250. } CAN_FilterRegister_TypeDef;
  251. /**
  252. * @brief Controller Area Network
  253. */
  254. typedef struct
  255. {
  256. __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
  257. __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
  258. __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
  259. __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
  260. __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
  261. __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
  262. __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
  263. __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
  264. uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
  265. CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
  266. CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
  267. uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
  268. __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
  269. __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
  270. uint32_t RESERVED2; /*!< Reserved, 0x208 */
  271. __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
  272. uint32_t RESERVED3; /*!< Reserved, 0x210 */
  273. __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
  274. uint32_t RESERVED4; /*!< Reserved, 0x218 */
  275. __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
  276. uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
  277. CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
  278. } CAN_TypeDef;
  279. /**
  280. * @brief HDMI-CEC
  281. */
  282. typedef struct
  283. {
  284. __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */
  285. __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */
  286. __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */
  287. __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */
  288. __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */
  289. __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */
  290. }CEC_TypeDef;
  291. /**
  292. * @brief CRC calculation unit
  293. */
  294. typedef struct
  295. {
  296. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  297. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  298. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  299. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  300. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  301. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  302. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  303. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  304. } CRC_TypeDef;
  305. /**
  306. * @brief Digital to Analog Converter
  307. */
  308. typedef struct
  309. {
  310. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  311. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  312. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  313. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  314. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  315. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  316. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  317. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  318. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  319. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  320. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  321. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  322. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  323. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  324. } DAC_TypeDef;
  325. /**
  326. * @brief Debug MCU
  327. */
  328. typedef struct
  329. {
  330. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  331. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  332. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  333. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  334. }DBGMCU_TypeDef;
  335. /**
  336. * @brief DCMI
  337. */
  338. typedef struct
  339. {
  340. __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */
  341. __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
  342. __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
  343. __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
  344. __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
  345. __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
  346. __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
  347. __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
  348. __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
  349. __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
  350. __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
  351. } DCMI_TypeDef;
  352. /**
  353. * @brief DMA Controller
  354. */
  355. typedef struct
  356. {
  357. __IO uint32_t CR; /*!< DMA stream x configuration register */
  358. __IO uint32_t NDTR; /*!< DMA stream x number of data register */
  359. __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
  360. __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
  361. __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
  362. __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
  363. } DMA_Stream_TypeDef;
  364. typedef struct
  365. {
  366. __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
  367. __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
  368. __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
  369. __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
  370. } DMA_TypeDef;
  371. /**
  372. * @brief DMA2D Controller
  373. */
  374. typedef struct
  375. {
  376. __IO uint32_t CR; /*!< DMA2D Control Register, Address offset: 0x00 */
  377. __IO uint32_t ISR; /*!< DMA2D Interrupt Status Register, Address offset: 0x04 */
  378. __IO uint32_t IFCR; /*!< DMA2D Interrupt Flag Clear Register, Address offset: 0x08 */
  379. __IO uint32_t FGMAR; /*!< DMA2D Foreground Memory Address Register, Address offset: 0x0C */
  380. __IO uint32_t FGOR; /*!< DMA2D Foreground Offset Register, Address offset: 0x10 */
  381. __IO uint32_t BGMAR; /*!< DMA2D Background Memory Address Register, Address offset: 0x14 */
  382. __IO uint32_t BGOR; /*!< DMA2D Background Offset Register, Address offset: 0x18 */
  383. __IO uint32_t FGPFCCR; /*!< DMA2D Foreground PFC Control Register, Address offset: 0x1C */
  384. __IO uint32_t FGCOLR; /*!< DMA2D Foreground Color Register, Address offset: 0x20 */
  385. __IO uint32_t BGPFCCR; /*!< DMA2D Background PFC Control Register, Address offset: 0x24 */
  386. __IO uint32_t BGCOLR; /*!< DMA2D Background Color Register, Address offset: 0x28 */
  387. __IO uint32_t FGCMAR; /*!< DMA2D Foreground CLUT Memory Address Register, Address offset: 0x2C */
  388. __IO uint32_t BGCMAR; /*!< DMA2D Background CLUT Memory Address Register, Address offset: 0x30 */
  389. __IO uint32_t OPFCCR; /*!< DMA2D Output PFC Control Register, Address offset: 0x34 */
  390. __IO uint32_t OCOLR; /*!< DMA2D Output Color Register, Address offset: 0x38 */
  391. __IO uint32_t OMAR; /*!< DMA2D Output Memory Address Register, Address offset: 0x3C */
  392. __IO uint32_t OOR; /*!< DMA2D Output Offset Register, Address offset: 0x40 */
  393. __IO uint32_t NLR; /*!< DMA2D Number of Line Register, Address offset: 0x44 */
  394. __IO uint32_t LWR; /*!< DMA2D Line Watermark Register, Address offset: 0x48 */
  395. __IO uint32_t AMTCR; /*!< DMA2D AHB Master Timer Configuration Register, Address offset: 0x4C */
  396. uint32_t RESERVED[236]; /*!< Reserved, 0x50-0x3FF */
  397. __IO uint32_t FGCLUT[256]; /*!< DMA2D Foreground CLUT, Address offset:400-7FF */
  398. __IO uint32_t BGCLUT[256]; /*!< DMA2D Background CLUT, Address offset:800-BFF */
  399. } DMA2D_TypeDef;
  400. /**
  401. * @brief Ethernet MAC
  402. */
  403. typedef struct
  404. {
  405. __IO uint32_t MACCR;
  406. __IO uint32_t MACFFR;
  407. __IO uint32_t MACHTHR;
  408. __IO uint32_t MACHTLR;
  409. __IO uint32_t MACMIIAR;
  410. __IO uint32_t MACMIIDR;
  411. __IO uint32_t MACFCR;
  412. __IO uint32_t MACVLANTR; /* 8 */
  413. uint32_t RESERVED0[2];
  414. __IO uint32_t MACRWUFFR; /* 11 */
  415. __IO uint32_t MACPMTCSR;
  416. uint32_t RESERVED1;
  417. __IO uint32_t MACDBGR;
  418. __IO uint32_t MACSR; /* 15 */
  419. __IO uint32_t MACIMR;
  420. __IO uint32_t MACA0HR;
  421. __IO uint32_t MACA0LR;
  422. __IO uint32_t MACA1HR;
  423. __IO uint32_t MACA1LR;
  424. __IO uint32_t MACA2HR;
  425. __IO uint32_t MACA2LR;
  426. __IO uint32_t MACA3HR;
  427. __IO uint32_t MACA3LR; /* 24 */
  428. uint32_t RESERVED2[40];
  429. __IO uint32_t MMCCR; /* 65 */
  430. __IO uint32_t MMCRIR;
  431. __IO uint32_t MMCTIR;
  432. __IO uint32_t MMCRIMR;
  433. __IO uint32_t MMCTIMR; /* 69 */
  434. uint32_t RESERVED3[14];
  435. __IO uint32_t MMCTGFSCCR; /* 84 */
  436. __IO uint32_t MMCTGFMSCCR;
  437. uint32_t RESERVED4[5];
  438. __IO uint32_t MMCTGFCR;
  439. uint32_t RESERVED5[10];
  440. __IO uint32_t MMCRFCECR;
  441. __IO uint32_t MMCRFAECR;
  442. uint32_t RESERVED6[10];
  443. __IO uint32_t MMCRGUFCR;
  444. uint32_t RESERVED7[334];
  445. __IO uint32_t PTPTSCR;
  446. __IO uint32_t PTPSSIR;
  447. __IO uint32_t PTPTSHR;
  448. __IO uint32_t PTPTSLR;
  449. __IO uint32_t PTPTSHUR;
  450. __IO uint32_t PTPTSLUR;
  451. __IO uint32_t PTPTSAR;
  452. __IO uint32_t PTPTTHR;
  453. __IO uint32_t PTPTTLR;
  454. __IO uint32_t RESERVED8;
  455. __IO uint32_t PTPTSSR;
  456. uint32_t RESERVED9[565];
  457. __IO uint32_t DMABMR;
  458. __IO uint32_t DMATPDR;
  459. __IO uint32_t DMARPDR;
  460. __IO uint32_t DMARDLAR;
  461. __IO uint32_t DMATDLAR;
  462. __IO uint32_t DMASR;
  463. __IO uint32_t DMAOMR;
  464. __IO uint32_t DMAIER;
  465. __IO uint32_t DMAMFBOCR;
  466. __IO uint32_t DMARSWTR;
  467. uint32_t RESERVED10[8];
  468. __IO uint32_t DMACHTDR;
  469. __IO uint32_t DMACHRDR;
  470. __IO uint32_t DMACHTBAR;
  471. __IO uint32_t DMACHRBAR;
  472. } ETH_TypeDef;
  473. /**
  474. * @brief External Interrupt/Event Controller
  475. */
  476. typedef struct
  477. {
  478. __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
  479. __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
  480. __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
  481. __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
  482. __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
  483. __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
  484. } EXTI_TypeDef;
  485. /**
  486. * @brief FLASH Registers
  487. */
  488. typedef struct
  489. {
  490. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  491. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
  492. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
  493. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
  494. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
  495. __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
  496. __IO uint32_t OPTCR1; /*!< FLASH option control register 1 , Address offset: 0x18 */
  497. } FLASH_TypeDef;
  498. /**
  499. * @brief Flexible Memory Controller
  500. */
  501. typedef struct
  502. {
  503. __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
  504. } FMC_Bank1_TypeDef;
  505. /**
  506. * @brief Flexible Memory Controller Bank1E
  507. */
  508. typedef struct
  509. {
  510. __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
  511. } FMC_Bank1E_TypeDef;
  512. /**
  513. * @brief Flexible Memory Controller Bank3
  514. */
  515. typedef struct
  516. {
  517. __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */
  518. __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */
  519. __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */
  520. __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
  521. uint32_t RESERVED0; /*!< Reserved, 0x90 */
  522. __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */
  523. } FMC_Bank3_TypeDef;
  524. /**
  525. * @brief Flexible Memory Controller Bank5_6
  526. */
  527. typedef struct
  528. {
  529. __IO uint32_t SDCR[2]; /*!< SDRAM Control registers , Address offset: 0x140-0x144 */
  530. __IO uint32_t SDTR[2]; /*!< SDRAM Timing registers , Address offset: 0x148-0x14C */
  531. __IO uint32_t SDCMR; /*!< SDRAM Command Mode register, Address offset: 0x150 */
  532. __IO uint32_t SDRTR; /*!< SDRAM Refresh Timer register, Address offset: 0x154 */
  533. __IO uint32_t SDSR; /*!< SDRAM Status register, Address offset: 0x158 */
  534. } FMC_Bank5_6_TypeDef;
  535. /**
  536. * @brief General Purpose I/O
  537. */
  538. typedef struct
  539. {
  540. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  541. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  542. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  543. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  544. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  545. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  546. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  547. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  548. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  549. } GPIO_TypeDef;
  550. /**
  551. * @brief System configuration controller
  552. */
  553. typedef struct
  554. {
  555. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  556. __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  557. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  558. uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
  559. __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
  560. } SYSCFG_TypeDef;
  561. /**
  562. * @brief Inter-integrated Circuit Interface
  563. */
  564. typedef struct
  565. {
  566. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  567. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  568. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  569. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  570. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  571. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  572. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  573. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  574. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  575. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  576. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  577. } I2C_TypeDef;
  578. /**
  579. * @brief Independent WATCHDOG
  580. */
  581. typedef struct
  582. {
  583. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  584. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  585. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  586. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  587. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  588. } IWDG_TypeDef;
  589. /**
  590. * @brief LCD-TFT Display Controller
  591. */
  592. typedef struct
  593. {
  594. uint32_t RESERVED0[2]; /*!< Reserved, 0x00-0x04 */
  595. __IO uint32_t SSCR; /*!< LTDC Synchronization Size Configuration Register, Address offset: 0x08 */
  596. __IO uint32_t BPCR; /*!< LTDC Back Porch Configuration Register, Address offset: 0x0C */
  597. __IO uint32_t AWCR; /*!< LTDC Active Width Configuration Register, Address offset: 0x10 */
  598. __IO uint32_t TWCR; /*!< LTDC Total Width Configuration Register, Address offset: 0x14 */
  599. __IO uint32_t GCR; /*!< LTDC Global Control Register, Address offset: 0x18 */
  600. uint32_t RESERVED1[2]; /*!< Reserved, 0x1C-0x20 */
  601. __IO uint32_t SRCR; /*!< LTDC Shadow Reload Configuration Register, Address offset: 0x24 */
  602. uint32_t RESERVED2[1]; /*!< Reserved, 0x28 */
  603. __IO uint32_t BCCR; /*!< LTDC Background Color Configuration Register, Address offset: 0x2C */
  604. uint32_t RESERVED3[1]; /*!< Reserved, 0x30 */
  605. __IO uint32_t IER; /*!< LTDC Interrupt Enable Register, Address offset: 0x34 */
  606. __IO uint32_t ISR; /*!< LTDC Interrupt Status Register, Address offset: 0x38 */
  607. __IO uint32_t ICR; /*!< LTDC Interrupt Clear Register, Address offset: 0x3C */
  608. __IO uint32_t LIPCR; /*!< LTDC Line Interrupt Position Configuration Register, Address offset: 0x40 */
  609. __IO uint32_t CPSR; /*!< LTDC Current Position Status Register, Address offset: 0x44 */
  610. __IO uint32_t CDSR; /*!< LTDC Current Display Status Register, Address offset: 0x48 */
  611. } LTDC_TypeDef;
  612. /**
  613. * @brief LCD-TFT Display layer x Controller
  614. */
  615. typedef struct
  616. {
  617. __IO uint32_t CR; /*!< LTDC Layerx Control Register Address offset: 0x84 */
  618. __IO uint32_t WHPCR; /*!< LTDC Layerx Window Horizontal Position Configuration Register Address offset: 0x88 */
  619. __IO uint32_t WVPCR; /*!< LTDC Layerx Window Vertical Position Configuration Register Address offset: 0x8C */
  620. __IO uint32_t CKCR; /*!< LTDC Layerx Color Keying Configuration Register Address offset: 0x90 */
  621. __IO uint32_t PFCR; /*!< LTDC Layerx Pixel Format Configuration Register Address offset: 0x94 */
  622. __IO uint32_t CACR; /*!< LTDC Layerx Constant Alpha Configuration Register Address offset: 0x98 */
  623. __IO uint32_t DCCR; /*!< LTDC Layerx Default Color Configuration Register Address offset: 0x9C */
  624. __IO uint32_t BFCR; /*!< LTDC Layerx Blending Factors Configuration Register Address offset: 0xA0 */
  625. uint32_t RESERVED0[2]; /*!< Reserved */
  626. __IO uint32_t CFBAR; /*!< LTDC Layerx Color Frame Buffer Address Register Address offset: 0xAC */
  627. __IO uint32_t CFBLR; /*!< LTDC Layerx Color Frame Buffer Length Register Address offset: 0xB0 */
  628. __IO uint32_t CFBLNR; /*!< LTDC Layerx ColorFrame Buffer Line Number Register Address offset: 0xB4 */
  629. uint32_t RESERVED1[3]; /*!< Reserved */
  630. __IO uint32_t CLUTWR; /*!< LTDC Layerx CLUT Write Register Address offset: 0x144 */
  631. } LTDC_Layer_TypeDef;
  632. /**
  633. * @brief Power Control
  634. */
  635. typedef struct
  636. {
  637. __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
  638. __IO uint32_t CSR1; /*!< PWR power control/status register 2, Address offset: 0x04 */
  639. __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x08 */
  640. __IO uint32_t CSR2; /*!< PWR power control/status register 2, Address offset: 0x0C */
  641. } PWR_TypeDef;
  642. /**
  643. * @brief Reset and Clock Control
  644. */
  645. typedef struct
  646. {
  647. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  648. __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
  649. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  650. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
  651. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
  652. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
  653. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
  654. uint32_t RESERVED0; /*!< Reserved, 0x1C */
  655. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
  656. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  657. uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
  658. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
  659. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
  660. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
  661. uint32_t RESERVED2; /*!< Reserved, 0x3C */
  662. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
  663. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
  664. uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
  665. __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
  666. __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
  667. __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
  668. uint32_t RESERVED4; /*!< Reserved, 0x5C */
  669. __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
  670. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
  671. uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
  672. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
  673. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
  674. uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
  675. __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
  676. __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
  677. __IO uint32_t PLLSAICFGR; /*!< RCC PLLSAI configuration register, Address offset: 0x88 */
  678. __IO uint32_t DCKCFGR1; /*!< RCC Dedicated Clocks configuration register1, Address offset: 0x8C */
  679. __IO uint32_t DCKCFGR2; /*!< RCC Dedicated Clocks configuration register 2, Address offset: 0x90 */
  680. } RCC_TypeDef;
  681. /**
  682. * @brief Real-Time Clock
  683. */
  684. typedef struct
  685. {
  686. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  687. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  688. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  689. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  690. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  691. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  692. uint32_t reserved; /*!< Reserved */
  693. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  694. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  695. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  696. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  697. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  698. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  699. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  700. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  701. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  702. __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
  703. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  704. __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
  705. __IO uint32_t OR; /*!< RTC option register, Address offset: 0x4C */
  706. __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
  707. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  708. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  709. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  710. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  711. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  712. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  713. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  714. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  715. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  716. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  717. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  718. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  719. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  720. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  721. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  722. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  723. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  724. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  725. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  726. __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */
  727. __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */
  728. __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */
  729. __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */
  730. __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */
  731. __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */
  732. __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */
  733. __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */
  734. __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */
  735. __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */
  736. __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */
  737. __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */
  738. } RTC_TypeDef;
  739. /**
  740. * @brief Serial Audio Interface
  741. */
  742. typedef struct
  743. {
  744. __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
  745. } SAI_TypeDef;
  746. typedef struct
  747. {
  748. __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
  749. __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
  750. __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
  751. __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
  752. __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
  753. __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
  754. __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
  755. __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
  756. } SAI_Block_TypeDef;
  757. /**
  758. * @brief SPDIF-RX Interface
  759. */
  760. typedef struct
  761. {
  762. __IO uint32_t CR; /*!< Control register, Address offset: 0x00 */
  763. __IO uint32_t IMR; /*!< Interrupt mask register, Address offset: 0x04 */
  764. __IO uint32_t SR; /*!< Status register, Address offset: 0x08 */
  765. __IO uint32_t IFCR; /*!< Interrupt Flag Clear register, Address offset: 0x0C */
  766. __IO uint32_t DR; /*!< Data input register, Address offset: 0x10 */
  767. __IO uint32_t CSR; /*!< Channel Status register, Address offset: 0x14 */
  768. __IO uint32_t DIR; /*!< Debug Information register, Address offset: 0x18 */
  769. } SPDIFRX_TypeDef;
  770. /**
  771. * @brief SD host Interface
  772. */
  773. typedef struct
  774. {
  775. __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */
  776. __IO uint32_t CLKCR; /*!< SDMMClock control register, Address offset: 0x04 */
  777. __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */
  778. __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */
  779. __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */
  780. __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */
  781. __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */
  782. __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */
  783. __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */
  784. __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */
  785. __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */
  786. __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */
  787. __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */
  788. __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */
  789. __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */
  790. __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */
  791. uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
  792. __I uint32_t FIFOCNT; /*!< SDMMC FIFO counter register, Address offset: 0x48 */
  793. uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
  794. __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */
  795. } SDMMC_TypeDef;
  796. /**
  797. * @brief Serial Peripheral Interface
  798. */
  799. typedef struct
  800. {
  801. __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
  802. __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
  803. __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
  804. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  805. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  806. __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
  807. __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
  808. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  809. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  810. } SPI_TypeDef;
  811. /**
  812. * @brief QUAD Serial Peripheral Interface
  813. */
  814. typedef struct
  815. {
  816. __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
  817. __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
  818. __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
  819. __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
  820. __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
  821. __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
  822. __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
  823. __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
  824. __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
  825. __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
  826. __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
  827. __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
  828. __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
  829. } QUADSPI_TypeDef;
  830. /**
  831. * @brief TIM
  832. */
  833. typedef struct
  834. {
  835. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  836. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  837. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  838. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  839. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  840. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  841. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  842. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  843. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  844. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  845. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  846. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  847. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  848. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  849. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  850. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  851. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  852. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  853. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  854. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  855. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  856. __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
  857. __IO uint32_t CCR5; /*!< TIM capture/compare mode register5, Address offset: 0x58 */
  858. __IO uint32_t CCR6; /*!< TIM capture/compare mode register6, Address offset: 0x5C */
  859. } TIM_TypeDef;
  860. /**
  861. * @brief LPTIMIMER
  862. */
  863. typedef struct
  864. {
  865. __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
  866. __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
  867. __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
  868. __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
  869. __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
  870. __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
  871. __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
  872. __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
  873. } LPTIM_TypeDef;
  874. /**
  875. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  876. */
  877. typedef struct
  878. {
  879. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  880. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  881. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  882. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  883. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  884. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  885. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  886. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  887. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  888. __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  889. __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  890. } USART_TypeDef;
  891. /**
  892. * @brief Window WATCHDOG
  893. */
  894. typedef struct
  895. {
  896. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  897. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  898. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  899. } WWDG_TypeDef;
  900. /**
  901. * @brief RNG
  902. */
  903. typedef struct
  904. {
  905. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  906. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  907. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  908. } RNG_TypeDef;
  909. /**
  910. * @}
  911. */
  912. /**
  913. * @brief USB_OTG_Core_Registers
  914. */
  915. typedef struct
  916. {
  917. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h */
  918. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h */
  919. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h */
  920. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch */
  921. __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h */
  922. __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h */
  923. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h */
  924. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch */
  925. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h */
  926. __IO uint32_t GRXFSIZ; /*!< Receive FIFO Size Register 024h */
  927. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h */
  928. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch */
  929. uint32_t Reserved30[2]; /*!< Reserved 030h */
  930. __IO uint32_t GCCFG; /*!< General Purpose IO Register 038h */
  931. __IO uint32_t CID; /*!< User ID Register 03Ch */
  932. uint32_t Reserved5[3]; /*!< Reserved 040h-048h */
  933. __IO uint32_t GHWCFG3; /*!< User HW config3 04Ch */
  934. uint32_t Reserved6; /*!< Reserved 050h */
  935. __IO uint32_t GLPMCFG; /*!< LPM Register 054h */
  936. __IO uint32_t GPWRDN; /*!< Power Down Register 058h */
  937. __IO uint32_t GDFIFOCFG; /*!< DFIFO Software Config Register 05Ch */
  938. __IO uint32_t GADPCTL; /*!< ADP Timer, Control and Status Register 60Ch */
  939. uint32_t Reserved43[39]; /*!< Reserved 058h-0FFh */
  940. __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg 100h */
  941. __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO */
  942. } USB_OTG_GlobalTypeDef;
  943. /**
  944. * @brief USB_OTG_device_Registers
  945. */
  946. typedef struct
  947. {
  948. __IO uint32_t DCFG; /*!< dev Configuration Register 800h */
  949. __IO uint32_t DCTL; /*!< dev Control Register 804h */
  950. __IO uint32_t DSTS; /*!< dev Status Register (RO) 808h */
  951. uint32_t Reserved0C; /*!< Reserved 80Ch */
  952. __IO uint32_t DIEPMSK; /*!< dev IN Endpoint Mask 810h */
  953. __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask 814h */
  954. __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg 818h */
  955. __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask 81Ch */
  956. uint32_t Reserved20; /*!< Reserved 820h */
  957. uint32_t Reserved9; /*!< Reserved 824h */
  958. __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register 828h */
  959. __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register 82Ch */
  960. __IO uint32_t DTHRCTL; /*!< dev threshold 830h */
  961. __IO uint32_t DIEPEMPMSK; /*!< dev empty msk 834h */
  962. __IO uint32_t DEACHINT; /*!< dedicated EP interrupt 838h */
  963. __IO uint32_t DEACHMSK; /*!< dedicated EP msk 83Ch */
  964. uint32_t Reserved40; /*!< dedicated EP mask 840h */
  965. __IO uint32_t DINEP1MSK; /*!< dedicated EP mask 844h */
  966. uint32_t Reserved44[15]; /*!< Reserved 844-87Ch */
  967. __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk 884h */
  968. } USB_OTG_DeviceTypeDef;
  969. /**
  970. * @brief USB_OTG_IN_Endpoint-Specific_Register
  971. */
  972. typedef struct
  973. {
  974. __IO uint32_t DIEPCTL; /*!< dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */
  975. uint32_t Reserved04; /*!< Reserved 900h + (ep_num * 20h) + 04h */
  976. __IO uint32_t DIEPINT; /*!< dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */
  977. uint32_t Reserved0C; /*!< Reserved 900h + (ep_num * 20h) + 0Ch */
  978. __IO uint32_t DIEPTSIZ; /*!< IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */
  979. __IO uint32_t DIEPDMA; /*!< IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */
  980. __IO uint32_t DTXFSTS; /*!< IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */
  981. uint32_t Reserved18; /*!< Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */
  982. } USB_OTG_INEndpointTypeDef;
  983. /**
  984. * @brief USB_OTG_OUT_Endpoint-Specific_Registers
  985. */
  986. typedef struct
  987. {
  988. __IO uint32_t DOEPCTL; /*!< dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h */
  989. uint32_t Reserved04; /*!< Reserved B00h + (ep_num * 20h) + 04h */
  990. __IO uint32_t DOEPINT; /*!< dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h */
  991. uint32_t Reserved0C; /*!< Reserved B00h + (ep_num * 20h) + 0Ch */
  992. __IO uint32_t DOEPTSIZ; /*!< dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h */
  993. __IO uint32_t DOEPDMA; /*!< dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h */
  994. uint32_t Reserved18[2]; /*!< Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch */
  995. } USB_OTG_OUTEndpointTypeDef;
  996. /**
  997. * @brief USB_OTG_Host_Mode_Register_Structures
  998. */
  999. typedef struct
  1000. {
  1001. __IO uint32_t HCFG; /*!< Host Configuration Register 400h */
  1002. __IO uint32_t HFIR; /*!< Host Frame Interval Register 404h */
  1003. __IO uint32_t HFNUM; /*!< Host Frame Nbr/Frame Remaining 408h */
  1004. uint32_t Reserved40C; /*!< Reserved 40Ch */
  1005. __IO uint32_t HPTXSTS; /*!< Host Periodic Tx FIFO/ Queue Status 410h */
  1006. __IO uint32_t HAINT; /*!< Host All Channels Interrupt Register 414h */
  1007. __IO uint32_t HAINTMSK; /*!< Host All Channels Interrupt Mask 418h */
  1008. } USB_OTG_HostTypeDef;
  1009. /**
  1010. * @brief USB_OTG_Host_Channel_Specific_Registers
  1011. */
  1012. typedef struct
  1013. {
  1014. __IO uint32_t HCCHAR; /*!< Host Channel Characteristics Register 500h */
  1015. __IO uint32_t HCSPLT; /*!< Host Channel Split Control Register 504h */
  1016. __IO uint32_t HCINT; /*!< Host Channel Interrupt Register 508h */
  1017. __IO uint32_t HCINTMSK; /*!< Host Channel Interrupt Mask Register 50Ch */
  1018. __IO uint32_t HCTSIZ; /*!< Host Channel Transfer Size Register 510h */
  1019. __IO uint32_t HCDMA; /*!< Host Channel DMA Address Register 514h */
  1020. uint32_t Reserved[2]; /*!< Reserved */
  1021. } USB_OTG_HostChannelTypeDef;
  1022. /**
  1023. * @}
  1024. */
  1025. /** @addtogroup Peripheral_memory_map
  1026. * @{
  1027. */
  1028. #define RAMITCM_BASE 0x00000000U /*!< Base address of : 16KB RAM reserved for CPU execution/instruction accessible over ITCM */
  1029. #define FLASHITCM_BASE 0x00200000U /*!< Base address of : (up to 1 MB) embedded FLASH memory accessible over ITCM */
  1030. #define FLASHAXI_BASE 0x08000000U /*!< Base address of : (up to 1 MB) embedded FLASH memory accessible over AXI */
  1031. #define RAMDTCM_BASE 0x20000000U /*!< Base address of : 64KB system data RAM accessible over DTCM */
  1032. #define PERIPH_BASE 0x40000000U /*!< Base address of : AHB/ABP Peripherals */
  1033. #define BKPSRAM_BASE 0x40024000U /*!< Base address of : Backup SRAM(4 KB) */
  1034. #define QSPI_BASE 0x90000000U /*!< Base address of : QSPI memories accessible over AXI */
  1035. #define FMC_R_BASE 0xA0000000U /*!< Base address of : FMC Control registers */
  1036. #define QSPI_R_BASE 0xA0001000U /*!< Base address of : QSPI Control registers */
  1037. #define SRAM1_BASE 0x20010000U /*!< Base address of : 240KB RAM1 accessible over AXI/AHB */
  1038. #define SRAM2_BASE 0x2004C000U /*!< Base address of : 16KB RAM2 accessible over AXI/AHB */
  1039. #define FLASH_END 0x080FFFFFU /*!< FLASH end address */
  1040. #define FLASH_OTP_BASE 0x1FF0F000U /*!< Base address of : (up to 1024 Bytes) embedded FLASH OTP Area */
  1041. #define FLASH_OTP_END 0x1FF0F41FU /*!< End address of : (up to 1024 Bytes) embedded FLASH OTP Area */
  1042. /* Legacy define */
  1043. #define FLASH_BASE FLASHAXI_BASE
  1044. /*!< Peripheral memory map */
  1045. #define APB1PERIPH_BASE PERIPH_BASE
  1046. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
  1047. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
  1048. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000U)
  1049. /*!< APB1 peripherals */
  1050. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
  1051. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U)
  1052. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U)
  1053. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
  1054. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
  1055. #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
  1056. #define TIM12_BASE (APB1PERIPH_BASE + 0x1800U)
  1057. #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00U)
  1058. #define TIM14_BASE (APB1PERIPH_BASE + 0x2000U)
  1059. #define LPTIM1_BASE (APB1PERIPH_BASE + 0x2400U)
  1060. #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
  1061. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
  1062. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
  1063. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
  1064. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
  1065. #define SPDIFRX_BASE (APB1PERIPH_BASE + 0x4000U)
  1066. #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
  1067. #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
  1068. #define UART4_BASE (APB1PERIPH_BASE + 0x4C00U)
  1069. #define UART5_BASE (APB1PERIPH_BASE + 0x5000U)
  1070. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
  1071. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
  1072. #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
  1073. #define I2C4_BASE (APB1PERIPH_BASE + 0x6000U)
  1074. #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
  1075. #define CAN2_BASE (APB1PERIPH_BASE + 0x6800U)
  1076. #define CEC_BASE (APB1PERIPH_BASE + 0x6C00U)
  1077. #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
  1078. #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
  1079. #define UART7_BASE (APB1PERIPH_BASE + 0x7800U)
  1080. #define UART8_BASE (APB1PERIPH_BASE + 0x7C00U)
  1081. /*!< APB2 peripherals */
  1082. #define TIM1_BASE (APB2PERIPH_BASE + 0x0000U)
  1083. #define TIM8_BASE (APB2PERIPH_BASE + 0x0400U)
  1084. #define USART1_BASE (APB2PERIPH_BASE + 0x1000U)
  1085. #define USART6_BASE (APB2PERIPH_BASE + 0x1400U)
  1086. #define ADC1_BASE (APB2PERIPH_BASE + 0x2000U)
  1087. #define ADC2_BASE (APB2PERIPH_BASE + 0x2100U)
  1088. #define ADC3_BASE (APB2PERIPH_BASE + 0x2200U)
  1089. #define ADC_BASE (APB2PERIPH_BASE + 0x2300U)
  1090. #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2C00U)
  1091. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
  1092. #define SPI4_BASE (APB2PERIPH_BASE + 0x3400U)
  1093. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800U)
  1094. #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00U)
  1095. #define TIM9_BASE (APB2PERIPH_BASE + 0x4000U)
  1096. #define TIM10_BASE (APB2PERIPH_BASE + 0x4400U)
  1097. #define TIM11_BASE (APB2PERIPH_BASE + 0x4800U)
  1098. #define SPI5_BASE (APB2PERIPH_BASE + 0x5000U)
  1099. #define SPI6_BASE (APB2PERIPH_BASE + 0x5400U)
  1100. #define SAI1_BASE (APB2PERIPH_BASE + 0x5800U)
  1101. #define SAI2_BASE (APB2PERIPH_BASE + 0x5C00U)
  1102. #define SAI1_Block_A_BASE (SAI1_BASE + 0x004U)
  1103. #define SAI1_Block_B_BASE (SAI1_BASE + 0x024U)
  1104. #define SAI2_Block_A_BASE (SAI2_BASE + 0x004U)
  1105. #define SAI2_Block_B_BASE (SAI2_BASE + 0x024U)
  1106. #define LTDC_BASE (APB2PERIPH_BASE + 0x6800U)
  1107. #define LTDC_Layer1_BASE (LTDC_BASE + 0x84U)
  1108. #define LTDC_Layer2_BASE (LTDC_BASE + 0x104U)
  1109. /*!< AHB1 peripherals */
  1110. #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000U)
  1111. #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400U)
  1112. #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800U)
  1113. #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00U)
  1114. #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000U)
  1115. #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400U)
  1116. #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800U)
  1117. #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00U)
  1118. #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000U)
  1119. #define GPIOJ_BASE (AHB1PERIPH_BASE + 0x2400U)
  1120. #define GPIOK_BASE (AHB1PERIPH_BASE + 0x2800U)
  1121. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
  1122. #define RCC_BASE (AHB1PERIPH_BASE + 0x3800U)
  1123. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00U)
  1124. #define UID_BASE 0x1FF0F420U /*!< Unique device ID register base address */
  1125. #define FLASHSIZE_BASE 0x1FF0F442U /*!< FLASH Size register base address */
  1126. #define PACKAGE_BASE 0x1FFF7BF0U /*!< Package size register base address */
  1127. /* Legacy define */
  1128. #define PACKAGESIZE_BASE PACKAGE_BASE
  1129. #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000U)
  1130. #define DMA1_Stream0_BASE (DMA1_BASE + 0x010U)
  1131. #define DMA1_Stream1_BASE (DMA1_BASE + 0x028U)
  1132. #define DMA1_Stream2_BASE (DMA1_BASE + 0x040U)
  1133. #define DMA1_Stream3_BASE (DMA1_BASE + 0x058U)
  1134. #define DMA1_Stream4_BASE (DMA1_BASE + 0x070U)
  1135. #define DMA1_Stream5_BASE (DMA1_BASE + 0x088U)
  1136. #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0U)
  1137. #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8U)
  1138. #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400U)
  1139. #define DMA2_Stream0_BASE (DMA2_BASE + 0x010U)
  1140. #define DMA2_Stream1_BASE (DMA2_BASE + 0x028U)
  1141. #define DMA2_Stream2_BASE (DMA2_BASE + 0x040U)
  1142. #define DMA2_Stream3_BASE (DMA2_BASE + 0x058U)
  1143. #define DMA2_Stream4_BASE (DMA2_BASE + 0x070U)
  1144. #define DMA2_Stream5_BASE (DMA2_BASE + 0x088U)
  1145. #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0U)
  1146. #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8U)
  1147. #define ETH_BASE (AHB1PERIPH_BASE + 0x8000U)
  1148. #define ETH_MAC_BASE (ETH_BASE)
  1149. #define ETH_MMC_BASE (ETH_BASE + 0x0100U)
  1150. #define ETH_PTP_BASE (ETH_BASE + 0x0700U)
  1151. #define ETH_DMA_BASE (ETH_BASE + 0x1000U)
  1152. #define DMA2D_BASE (AHB1PERIPH_BASE + 0xB000U)
  1153. /*!< AHB2 peripherals */
  1154. #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000U)
  1155. #define RNG_BASE (AHB2PERIPH_BASE + 0x60800U)
  1156. /*!< FMC Bankx registers base address */
  1157. #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000U)
  1158. #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104U)
  1159. #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080U)
  1160. #define FMC_Bank5_6_R_BASE (FMC_R_BASE + 0x0140U)
  1161. /* Debug MCU registers base address */
  1162. #define DBGMCU_BASE 0xE0042000U
  1163. /*!< USB registers base address */
  1164. #define USB_OTG_HS_PERIPH_BASE 0x40040000U
  1165. #define USB_OTG_FS_PERIPH_BASE 0x50000000U
  1166. #define USB_OTG_GLOBAL_BASE 0x000U
  1167. #define USB_OTG_DEVICE_BASE 0x800U
  1168. #define USB_OTG_IN_ENDPOINT_BASE 0x900U
  1169. #define USB_OTG_OUT_ENDPOINT_BASE 0xB00U
  1170. #define USB_OTG_EP_REG_SIZE 0x20U
  1171. #define USB_OTG_HOST_BASE 0x400U
  1172. #define USB_OTG_HOST_PORT_BASE 0x440U
  1173. #define USB_OTG_HOST_CHANNEL_BASE 0x500U
  1174. #define USB_OTG_HOST_CHANNEL_SIZE 0x20U
  1175. #define USB_OTG_PCGCCTL_BASE 0xE00U
  1176. #define USB_OTG_FIFO_BASE 0x1000U
  1177. #define USB_OTG_FIFO_SIZE 0x1000U
  1178. /**
  1179. * @}
  1180. */
  1181. /** @addtogroup Peripheral_declaration
  1182. * @{
  1183. */
  1184. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  1185. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  1186. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  1187. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  1188. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  1189. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  1190. #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
  1191. #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
  1192. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  1193. #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
  1194. #define RTC ((RTC_TypeDef *) RTC_BASE)
  1195. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  1196. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  1197. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  1198. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  1199. #define SPDIFRX ((SPDIFRX_TypeDef *) SPDIFRX_BASE)
  1200. #define USART2 ((USART_TypeDef *) USART2_BASE)
  1201. #define USART3 ((USART_TypeDef *) USART3_BASE)
  1202. #define UART4 ((USART_TypeDef *) UART4_BASE)
  1203. #define UART5 ((USART_TypeDef *) UART5_BASE)
  1204. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  1205. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  1206. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  1207. #define I2C4 ((I2C_TypeDef *) I2C4_BASE)
  1208. #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
  1209. #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
  1210. #define CEC ((CEC_TypeDef *) CEC_BASE)
  1211. #define PWR ((PWR_TypeDef *) PWR_BASE)
  1212. #define DAC1 ((DAC_TypeDef *) DAC_BASE)
  1213. #define DAC ((DAC_TypeDef *) DAC_BASE) /* Kept for legacy purpose */
  1214. #define UART7 ((USART_TypeDef *) UART7_BASE)
  1215. #define UART8 ((USART_TypeDef *) UART8_BASE)
  1216. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  1217. #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
  1218. #define USART1 ((USART_TypeDef *) USART1_BASE)
  1219. #define USART6 ((USART_TypeDef *) USART6_BASE)
  1220. #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
  1221. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  1222. #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
  1223. #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
  1224. #define ADC123_COMMON ((ADC_Common_TypeDef *) ADC_BASE)
  1225. #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
  1226. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  1227. #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
  1228. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  1229. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  1230. #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
  1231. #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
  1232. #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
  1233. #define SPI5 ((SPI_TypeDef *) SPI5_BASE)
  1234. #define SPI6 ((SPI_TypeDef *) SPI6_BASE)
  1235. #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
  1236. #define SAI2 ((SAI_TypeDef *) SAI2_BASE)
  1237. #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
  1238. #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
  1239. #define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
  1240. #define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
  1241. #define LTDC ((LTDC_TypeDef *)LTDC_BASE)
  1242. #define LTDC_Layer1 ((LTDC_Layer_TypeDef *)LTDC_Layer1_BASE)
  1243. #define LTDC_Layer2 ((LTDC_Layer_TypeDef *)LTDC_Layer2_BASE)
  1244. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  1245. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  1246. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  1247. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  1248. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  1249. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  1250. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  1251. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  1252. #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
  1253. #define GPIOJ ((GPIO_TypeDef *) GPIOJ_BASE)
  1254. #define GPIOK ((GPIO_TypeDef *) GPIOK_BASE)
  1255. #define CRC ((CRC_TypeDef *) CRC_BASE)
  1256. #define RCC ((RCC_TypeDef *) RCC_BASE)
  1257. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  1258. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  1259. #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
  1260. #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
  1261. #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
  1262. #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
  1263. #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
  1264. #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
  1265. #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
  1266. #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
  1267. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  1268. #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
  1269. #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
  1270. #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
  1271. #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
  1272. #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
  1273. #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
  1274. #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
  1275. #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
  1276. #define ETH ((ETH_TypeDef *) ETH_BASE)
  1277. #define DMA2D ((DMA2D_TypeDef *)DMA2D_BASE)
  1278. #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
  1279. #define RNG ((RNG_TypeDef *) RNG_BASE)
  1280. #define FMC_Bank1 ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
  1281. #define FMC_Bank1E ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
  1282. #define FMC_Bank3 ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
  1283. #define FMC_Bank5_6 ((FMC_Bank5_6_TypeDef *) FMC_Bank5_6_R_BASE)
  1284. #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
  1285. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  1286. #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
  1287. #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE)
  1288. /**
  1289. * @}
  1290. */
  1291. /** @addtogroup Exported_constants
  1292. * @{
  1293. */
  1294. /** @addtogroup Peripheral_Registers_Bits_Definition
  1295. * @{
  1296. */
  1297. /******************************************************************************/
  1298. /* Peripheral Registers_Bits_Definition */
  1299. /******************************************************************************/
  1300. /******************************************************************************/
  1301. /* */
  1302. /* Analog to Digital Converter */
  1303. /* */
  1304. /******************************************************************************/
  1305. /******************** Bit definition for ADC_SR register ********************/
  1306. #define ADC_SR_AWD_Pos (0U)
  1307. #define ADC_SR_AWD_Msk (0x1U << ADC_SR_AWD_Pos) /*!< 0x00000001 */
  1308. #define ADC_SR_AWD ADC_SR_AWD_Msk /*!<Analog watchdog flag */
  1309. #define ADC_SR_EOC_Pos (1U)
  1310. #define ADC_SR_EOC_Msk (0x1U << ADC_SR_EOC_Pos) /*!< 0x00000002 */
  1311. #define ADC_SR_EOC ADC_SR_EOC_Msk /*!<End of conversion */
  1312. #define ADC_SR_JEOC_Pos (2U)
  1313. #define ADC_SR_JEOC_Msk (0x1U << ADC_SR_JEOC_Pos) /*!< 0x00000004 */
  1314. #define ADC_SR_JEOC ADC_SR_JEOC_Msk /*!<Injected channel end of conversion */
  1315. #define ADC_SR_JSTRT_Pos (3U)
  1316. #define ADC_SR_JSTRT_Msk (0x1U << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */
  1317. #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!<Injected channel Start flag */
  1318. #define ADC_SR_STRT_Pos (4U)
  1319. #define ADC_SR_STRT_Msk (0x1U << ADC_SR_STRT_Pos) /*!< 0x00000010 */
  1320. #define ADC_SR_STRT ADC_SR_STRT_Msk /*!<Regular channel Start flag */
  1321. #define ADC_SR_OVR_Pos (5U)
  1322. #define ADC_SR_OVR_Msk (0x1U << ADC_SR_OVR_Pos) /*!< 0x00000020 */
  1323. #define ADC_SR_OVR ADC_SR_OVR_Msk /*!<Overrun flag */
  1324. /******************* Bit definition for ADC_CR1 register ********************/
  1325. #define ADC_CR1_AWDCH_Pos (0U)
  1326. #define ADC_CR1_AWDCH_Msk (0x1FU << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */
  1327. #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
  1328. #define ADC_CR1_AWDCH_0 (0x01U << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */
  1329. #define ADC_CR1_AWDCH_1 (0x02U << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */
  1330. #define ADC_CR1_AWDCH_2 (0x04U << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */
  1331. #define ADC_CR1_AWDCH_3 (0x08U << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */
  1332. #define ADC_CR1_AWDCH_4 (0x10U << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */
  1333. #define ADC_CR1_EOCIE_Pos (5U)
  1334. #define ADC_CR1_EOCIE_Msk (0x1U << ADC_CR1_EOCIE_Pos) /*!< 0x00000020 */
  1335. #define ADC_CR1_EOCIE ADC_CR1_EOCIE_Msk /*!<Interrupt enable for EOC */
  1336. #define ADC_CR1_AWDIE_Pos (6U)
  1337. #define ADC_CR1_AWDIE_Msk (0x1U << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */
  1338. #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!<AAnalog Watchdog interrupt enable */
  1339. #define ADC_CR1_JEOCIE_Pos (7U)
  1340. #define ADC_CR1_JEOCIE_Msk (0x1U << ADC_CR1_JEOCIE_Pos) /*!< 0x00000080 */
  1341. #define ADC_CR1_JEOCIE ADC_CR1_JEOCIE_Msk /*!<Interrupt enable for injected channels */
  1342. #define ADC_CR1_SCAN_Pos (8U)
  1343. #define ADC_CR1_SCAN_Msk (0x1U << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */
  1344. #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!<Scan mode */
  1345. #define ADC_CR1_AWDSGL_Pos (9U)
  1346. #define ADC_CR1_AWDSGL_Msk (0x1U << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */
  1347. #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!<Enable the watchdog on a single channel in scan mode */
  1348. #define ADC_CR1_JAUTO_Pos (10U)
  1349. #define ADC_CR1_JAUTO_Msk (0x1U << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */
  1350. #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!<Automatic injected group conversion */
  1351. #define ADC_CR1_DISCEN_Pos (11U)
  1352. #define ADC_CR1_DISCEN_Msk (0x1U << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */
  1353. #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!<Discontinuous mode on regular channels */
  1354. #define ADC_CR1_JDISCEN_Pos (12U)
  1355. #define ADC_CR1_JDISCEN_Msk (0x1U << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */
  1356. #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!<Discontinuous mode on injected channels */
  1357. #define ADC_CR1_DISCNUM_Pos (13U)
  1358. #define ADC_CR1_DISCNUM_Msk (0x7U << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */
  1359. #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
  1360. #define ADC_CR1_DISCNUM_0 (0x1U << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */
  1361. #define ADC_CR1_DISCNUM_1 (0x2U << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */
  1362. #define ADC_CR1_DISCNUM_2 (0x4U << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */
  1363. #define ADC_CR1_JAWDEN_Pos (22U)
  1364. #define ADC_CR1_JAWDEN_Msk (0x1U << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */
  1365. #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!<Analog watchdog enable on injected channels */
  1366. #define ADC_CR1_AWDEN_Pos (23U)
  1367. #define ADC_CR1_AWDEN_Msk (0x1U << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */
  1368. #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!<Analog watchdog enable on regular channels */
  1369. #define ADC_CR1_RES_Pos (24U)
  1370. #define ADC_CR1_RES_Msk (0x3U << ADC_CR1_RES_Pos) /*!< 0x03000000 */
  1371. #define ADC_CR1_RES ADC_CR1_RES_Msk /*!<RES[2:0] bits (Resolution) */
  1372. #define ADC_CR1_RES_0 (0x1U << ADC_CR1_RES_Pos) /*!< 0x01000000 */
  1373. #define ADC_CR1_RES_1 (0x2U << ADC_CR1_RES_Pos) /*!< 0x02000000 */
  1374. #define ADC_CR1_OVRIE_Pos (26U)
  1375. #define ADC_CR1_OVRIE_Msk (0x1U << ADC_CR1_OVRIE_Pos) /*!< 0x04000000 */
  1376. #define ADC_CR1_OVRIE ADC_CR1_OVRIE_Msk /*!<overrun interrupt enable */
  1377. /******************* Bit definition for ADC_CR2 register ********************/
  1378. #define ADC_CR2_ADON_Pos (0U)
  1379. #define ADC_CR2_ADON_Msk (0x1U << ADC_CR2_ADON_Pos) /*!< 0x00000001 */
  1380. #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!<A/D Converter ON / OFF */
  1381. #define ADC_CR2_CONT_Pos (1U)
  1382. #define ADC_CR2_CONT_Msk (0x1U << ADC_CR2_CONT_Pos) /*!< 0x00000002 */
  1383. #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!<Continuous Conversion */
  1384. #define ADC_CR2_DMA_Pos (8U)
  1385. #define ADC_CR2_DMA_Msk (0x1U << ADC_CR2_DMA_Pos) /*!< 0x00000100 */
  1386. #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!<Direct Memory access mode */
  1387. #define ADC_CR2_DDS_Pos (9U)
  1388. #define ADC_CR2_DDS_Msk (0x1U << ADC_CR2_DDS_Pos) /*!< 0x00000200 */
  1389. #define ADC_CR2_DDS ADC_CR2_DDS_Msk /*!<DMA disable selection (Single ADC) */
  1390. #define ADC_CR2_EOCS_Pos (10U)
  1391. #define ADC_CR2_EOCS_Msk (0x1U << ADC_CR2_EOCS_Pos) /*!< 0x00000400 */
  1392. #define ADC_CR2_EOCS ADC_CR2_EOCS_Msk /*!<End of conversion selection */
  1393. #define ADC_CR2_ALIGN_Pos (11U)
  1394. #define ADC_CR2_ALIGN_Msk (0x1U << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */
  1395. #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!<Data Alignment */
  1396. #define ADC_CR2_JEXTSEL_Pos (16U)
  1397. #define ADC_CR2_JEXTSEL_Msk (0xFU << ADC_CR2_JEXTSEL_Pos) /*!< 0x000F0000 */
  1398. #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!<JEXTSEL[3:0] bits (External event select for injected group) */
  1399. #define ADC_CR2_JEXTSEL_0 (0x1U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00010000 */
  1400. #define ADC_CR2_JEXTSEL_1 (0x2U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00020000 */
  1401. #define ADC_CR2_JEXTSEL_2 (0x4U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00040000 */
  1402. #define ADC_CR2_JEXTSEL_3 (0x8U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00080000 */
  1403. #define ADC_CR2_JEXTEN_Pos (20U)
  1404. #define ADC_CR2_JEXTEN_Msk (0x3U << ADC_CR2_JEXTEN_Pos) /*!< 0x00300000 */
  1405. #define ADC_CR2_JEXTEN ADC_CR2_JEXTEN_Msk /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
  1406. #define ADC_CR2_JEXTEN_0 (0x1U << ADC_CR2_JEXTEN_Pos) /*!< 0x00100000 */
  1407. #define ADC_CR2_JEXTEN_1 (0x2U << ADC_CR2_JEXTEN_Pos) /*!< 0x00200000 */
  1408. #define ADC_CR2_JSWSTART_Pos (22U)
  1409. #define ADC_CR2_JSWSTART_Msk (0x1U << ADC_CR2_JSWSTART_Pos) /*!< 0x00400000 */
  1410. #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!<Start Conversion of injected channels */
  1411. #define ADC_CR2_EXTSEL_Pos (24U)
  1412. #define ADC_CR2_EXTSEL_Msk (0xFU << ADC_CR2_EXTSEL_Pos) /*!< 0x0F000000 */
  1413. #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
  1414. #define ADC_CR2_EXTSEL_0 (0x1U << ADC_CR2_EXTSEL_Pos) /*!< 0x01000000 */
  1415. #define ADC_CR2_EXTSEL_1 (0x2U << ADC_CR2_EXTSEL_Pos) /*!< 0x02000000 */
  1416. #define ADC_CR2_EXTSEL_2 (0x4U << ADC_CR2_EXTSEL_Pos) /*!< 0x04000000 */
  1417. #define ADC_CR2_EXTSEL_3 (0x8U << ADC_CR2_EXTSEL_Pos) /*!< 0x08000000 */
  1418. #define ADC_CR2_EXTEN_Pos (28U)
  1419. #define ADC_CR2_EXTEN_Msk (0x3U << ADC_CR2_EXTEN_Pos) /*!< 0x30000000 */
  1420. #define ADC_CR2_EXTEN ADC_CR2_EXTEN_Msk /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
  1421. #define ADC_CR2_EXTEN_0 (0x1U << ADC_CR2_EXTEN_Pos) /*!< 0x10000000 */
  1422. #define ADC_CR2_EXTEN_1 (0x2U << ADC_CR2_EXTEN_Pos) /*!< 0x20000000 */
  1423. #define ADC_CR2_SWSTART_Pos (30U)
  1424. #define ADC_CR2_SWSTART_Msk (0x1U << ADC_CR2_SWSTART_Pos) /*!< 0x40000000 */
  1425. #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!<Start Conversion of regular channels */
  1426. /****************** Bit definition for ADC_SMPR1 register *******************/
  1427. #define ADC_SMPR1_SMP10_Pos (0U)
  1428. #define ADC_SMPR1_SMP10_Msk (0x7U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */
  1429. #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
  1430. #define ADC_SMPR1_SMP10_0 (0x1U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */
  1431. #define ADC_SMPR1_SMP10_1 (0x2U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */
  1432. #define ADC_SMPR1_SMP10_2 (0x4U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */
  1433. #define ADC_SMPR1_SMP11_Pos (3U)
  1434. #define ADC_SMPR1_SMP11_Msk (0x7U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */
  1435. #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
  1436. #define ADC_SMPR1_SMP11_0 (0x1U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */
  1437. #define ADC_SMPR1_SMP11_1 (0x2U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */
  1438. #define ADC_SMPR1_SMP11_2 (0x4U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */
  1439. #define ADC_SMPR1_SMP12_Pos (6U)
  1440. #define ADC_SMPR1_SMP12_Msk (0x7U << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */
  1441. #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
  1442. #define ADC_SMPR1_SMP12_0 (0x1U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */
  1443. #define ADC_SMPR1_SMP12_1 (0x2U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */
  1444. #define ADC_SMPR1_SMP12_2 (0x4U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */
  1445. #define ADC_SMPR1_SMP13_Pos (9U)
  1446. #define ADC_SMPR1_SMP13_Msk (0x7U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */
  1447. #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
  1448. #define ADC_SMPR1_SMP13_0 (0x1U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */
  1449. #define ADC_SMPR1_SMP13_1 (0x2U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */
  1450. #define ADC_SMPR1_SMP13_2 (0x4U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */
  1451. #define ADC_SMPR1_SMP14_Pos (12U)
  1452. #define ADC_SMPR1_SMP14_Msk (0x7U << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */
  1453. #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
  1454. #define ADC_SMPR1_SMP14_0 (0x1U << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */
  1455. #define ADC_SMPR1_SMP14_1 (0x2U << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */
  1456. #define ADC_SMPR1_SMP14_2 (0x4U << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */
  1457. #define ADC_SMPR1_SMP15_Pos (15U)
  1458. #define ADC_SMPR1_SMP15_Msk (0x7U << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */
  1459. #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
  1460. #define ADC_SMPR1_SMP15_0 (0x1U << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */
  1461. #define ADC_SMPR1_SMP15_1 (0x2U << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */
  1462. #define ADC_SMPR1_SMP15_2 (0x4U << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */
  1463. #define ADC_SMPR1_SMP16_Pos (18U)
  1464. #define ADC_SMPR1_SMP16_Msk (0x7U << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */
  1465. #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
  1466. #define ADC_SMPR1_SMP16_0 (0x1U << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */
  1467. #define ADC_SMPR1_SMP16_1 (0x2U << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */
  1468. #define ADC_SMPR1_SMP16_2 (0x4U << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */
  1469. #define ADC_SMPR1_SMP17_Pos (21U)
  1470. #define ADC_SMPR1_SMP17_Msk (0x7U << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */
  1471. #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
  1472. #define ADC_SMPR1_SMP17_0 (0x1U << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */
  1473. #define ADC_SMPR1_SMP17_1 (0x2U << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */
  1474. #define ADC_SMPR1_SMP17_2 (0x4U << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */
  1475. #define ADC_SMPR1_SMP18_Pos (24U)
  1476. #define ADC_SMPR1_SMP18_Msk (0x7U << ADC_SMPR1_SMP18_Pos) /*!< 0x07000000 */
  1477. #define ADC_SMPR1_SMP18 ADC_SMPR1_SMP18_Msk /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
  1478. #define ADC_SMPR1_SMP18_0 (0x1U << ADC_SMPR1_SMP18_Pos) /*!< 0x01000000 */
  1479. #define ADC_SMPR1_SMP18_1 (0x2U << ADC_SMPR1_SMP18_Pos) /*!< 0x02000000 */
  1480. #define ADC_SMPR1_SMP18_2 (0x4U << ADC_SMPR1_SMP18_Pos) /*!< 0x04000000 */
  1481. /****************** Bit definition for ADC_SMPR2 register *******************/
  1482. #define ADC_SMPR2_SMP0_Pos (0U)
  1483. #define ADC_SMPR2_SMP0_Msk (0x7U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */
  1484. #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
  1485. #define ADC_SMPR2_SMP0_0 (0x1U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */
  1486. #define ADC_SMPR2_SMP0_1 (0x2U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */
  1487. #define ADC_SMPR2_SMP0_2 (0x4U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */
  1488. #define ADC_SMPR2_SMP1_Pos (3U)
  1489. #define ADC_SMPR2_SMP1_Msk (0x7U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */
  1490. #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
  1491. #define ADC_SMPR2_SMP1_0 (0x1U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */
  1492. #define ADC_SMPR2_SMP1_1 (0x2U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */
  1493. #define ADC_SMPR2_SMP1_2 (0x4U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */
  1494. #define ADC_SMPR2_SMP2_Pos (6U)
  1495. #define ADC_SMPR2_SMP2_Msk (0x7U << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */
  1496. #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
  1497. #define ADC_SMPR2_SMP2_0 (0x1U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */
  1498. #define ADC_SMPR2_SMP2_1 (0x2U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */
  1499. #define ADC_SMPR2_SMP2_2 (0x4U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */
  1500. #define ADC_SMPR2_SMP3_Pos (9U)
  1501. #define ADC_SMPR2_SMP3_Msk (0x7U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */
  1502. #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
  1503. #define ADC_SMPR2_SMP3_0 (0x1U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */
  1504. #define ADC_SMPR2_SMP3_1 (0x2U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */
  1505. #define ADC_SMPR2_SMP3_2 (0x4U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */
  1506. #define ADC_SMPR2_SMP4_Pos (12U)
  1507. #define ADC_SMPR2_SMP4_Msk (0x7U << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */
  1508. #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
  1509. #define ADC_SMPR2_SMP4_0 (0x1U << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */
  1510. #define ADC_SMPR2_SMP4_1 (0x2U << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */
  1511. #define ADC_SMPR2_SMP4_2 (0x4U << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */
  1512. #define ADC_SMPR2_SMP5_Pos (15U)
  1513. #define ADC_SMPR2_SMP5_Msk (0x7U << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */
  1514. #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
  1515. #define ADC_SMPR2_SMP5_0 (0x1U << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */
  1516. #define ADC_SMPR2_SMP5_1 (0x2U << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */
  1517. #define ADC_SMPR2_SMP5_2 (0x4U << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */
  1518. #define ADC_SMPR2_SMP6_Pos (18U)
  1519. #define ADC_SMPR2_SMP6_Msk (0x7U << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */
  1520. #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
  1521. #define ADC_SMPR2_SMP6_0 (0x1U << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */
  1522. #define ADC_SMPR2_SMP6_1 (0x2U << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */
  1523. #define ADC_SMPR2_SMP6_2 (0x4U << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */
  1524. #define ADC_SMPR2_SMP7_Pos (21U)
  1525. #define ADC_SMPR2_SMP7_Msk (0x7U << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */
  1526. #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
  1527. #define ADC_SMPR2_SMP7_0 (0x1U << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */
  1528. #define ADC_SMPR2_SMP7_1 (0x2U << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */
  1529. #define ADC_SMPR2_SMP7_2 (0x4U << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */
  1530. #define ADC_SMPR2_SMP8_Pos (24U)
  1531. #define ADC_SMPR2_SMP8_Msk (0x7U << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */
  1532. #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
  1533. #define ADC_SMPR2_SMP8_0 (0x1U << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */
  1534. #define ADC_SMPR2_SMP8_1 (0x2U << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */
  1535. #define ADC_SMPR2_SMP8_2 (0x4U << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */
  1536. #define ADC_SMPR2_SMP9_Pos (27U)
  1537. #define ADC_SMPR2_SMP9_Msk (0x7U << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */
  1538. #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
  1539. #define ADC_SMPR2_SMP9_0 (0x1U << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */
  1540. #define ADC_SMPR2_SMP9_1 (0x2U << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */
  1541. #define ADC_SMPR2_SMP9_2 (0x4U << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */
  1542. /****************** Bit definition for ADC_JOFR1 register *******************/
  1543. #define ADC_JOFR1_JOFFSET1_Pos (0U)
  1544. #define ADC_JOFR1_JOFFSET1_Msk (0xFFFU << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */
  1545. #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!<Data offset for injected channel 1 */
  1546. /****************** Bit definition for ADC_JOFR2 register *******************/
  1547. #define ADC_JOFR2_JOFFSET2_Pos (0U)
  1548. #define ADC_JOFR2_JOFFSET2_Msk (0xFFFU << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */
  1549. #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!<Data offset for injected channel 2 */
  1550. /****************** Bit definition for ADC_JOFR3 register *******************/
  1551. #define ADC_JOFR3_JOFFSET3_Pos (0U)
  1552. #define ADC_JOFR3_JOFFSET3_Msk (0xFFFU << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */
  1553. #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!<Data offset for injected channel 3 */
  1554. /****************** Bit definition for ADC_JOFR4 register *******************/
  1555. #define ADC_JOFR4_JOFFSET4_Pos (0U)
  1556. #define ADC_JOFR4_JOFFSET4_Msk (0xFFFU << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */
  1557. #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!<Data offset for injected channel 4 */
  1558. /******************* Bit definition for ADC_HTR register ********************/
  1559. #define ADC_HTR_HT_Pos (0U)
  1560. #define ADC_HTR_HT_Msk (0xFFFU << ADC_HTR_HT_Pos) /*!< 0x00000FFF */
  1561. #define ADC_HTR_HT ADC_HTR_HT_Msk /*!<Analog watchdog high threshold */
  1562. /******************* Bit definition for ADC_LTR register ********************/
  1563. #define ADC_LTR_LT_Pos (0U)
  1564. #define ADC_LTR_LT_Msk (0xFFFU << ADC_LTR_LT_Pos) /*!< 0x00000FFF */
  1565. #define ADC_LTR_LT ADC_LTR_LT_Msk /*!<Analog watchdog low threshold */
  1566. /******************* Bit definition for ADC_SQR1 register *******************/
  1567. #define ADC_SQR1_SQ13_Pos (0U)
  1568. #define ADC_SQR1_SQ13_Msk (0x1FU << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */
  1569. #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
  1570. #define ADC_SQR1_SQ13_0 (0x01U << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */
  1571. #define ADC_SQR1_SQ13_1 (0x02U << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */
  1572. #define ADC_SQR1_SQ13_2 (0x04U << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */
  1573. #define ADC_SQR1_SQ13_3 (0x08U << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */
  1574. #define ADC_SQR1_SQ13_4 (0x10U << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */
  1575. #define ADC_SQR1_SQ14_Pos (5U)
  1576. #define ADC_SQR1_SQ14_Msk (0x1FU << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */
  1577. #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
  1578. #define ADC_SQR1_SQ14_0 (0x01U << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */
  1579. #define ADC_SQR1_SQ14_1 (0x02U << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */
  1580. #define ADC_SQR1_SQ14_2 (0x04U << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */
  1581. #define ADC_SQR1_SQ14_3 (0x08U << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */
  1582. #define ADC_SQR1_SQ14_4 (0x10U << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */
  1583. #define ADC_SQR1_SQ15_Pos (10U)
  1584. #define ADC_SQR1_SQ15_Msk (0x1FU << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */
  1585. #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
  1586. #define ADC_SQR1_SQ15_0 (0x01U << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */
  1587. #define ADC_SQR1_SQ15_1 (0x02U << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */
  1588. #define ADC_SQR1_SQ15_2 (0x04U << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */
  1589. #define ADC_SQR1_SQ15_3 (0x08U << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */
  1590. #define ADC_SQR1_SQ15_4 (0x10U << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */
  1591. #define ADC_SQR1_SQ16_Pos (15U)
  1592. #define ADC_SQR1_SQ16_Msk (0x1FU << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */
  1593. #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
  1594. #define ADC_SQR1_SQ16_0 (0x01U << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */
  1595. #define ADC_SQR1_SQ16_1 (0x02U << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */
  1596. #define ADC_SQR1_SQ16_2 (0x04U << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */
  1597. #define ADC_SQR1_SQ16_3 (0x08U << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */
  1598. #define ADC_SQR1_SQ16_4 (0x10U << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */
  1599. #define ADC_SQR1_L_Pos (20U)
  1600. #define ADC_SQR1_L_Msk (0xFU << ADC_SQR1_L_Pos) /*!< 0x00F00000 */
  1601. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!<L[3:0] bits (Regular channel sequence length) */
  1602. #define ADC_SQR1_L_0 (0x1U << ADC_SQR1_L_Pos) /*!< 0x00100000 */
  1603. #define ADC_SQR1_L_1 (0x2U << ADC_SQR1_L_Pos) /*!< 0x00200000 */
  1604. #define ADC_SQR1_L_2 (0x4U << ADC_SQR1_L_Pos) /*!< 0x00400000 */
  1605. #define ADC_SQR1_L_3 (0x8U << ADC_SQR1_L_Pos) /*!< 0x00800000 */
  1606. /******************* Bit definition for ADC_SQR2 register *******************/
  1607. #define ADC_SQR2_SQ7_Pos (0U)
  1608. #define ADC_SQR2_SQ7_Msk (0x1FU << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */
  1609. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
  1610. #define ADC_SQR2_SQ7_0 (0x01U << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */
  1611. #define ADC_SQR2_SQ7_1 (0x02U << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */
  1612. #define ADC_SQR2_SQ7_2 (0x04U << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */
  1613. #define ADC_SQR2_SQ7_3 (0x08U << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */
  1614. #define ADC_SQR2_SQ7_4 (0x10U << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */
  1615. #define ADC_SQR2_SQ8_Pos (5U)
  1616. #define ADC_SQR2_SQ8_Msk (0x1FU << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */
  1617. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
  1618. #define ADC_SQR2_SQ8_0 (0x01U << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */
  1619. #define ADC_SQR2_SQ8_1 (0x02U << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */
  1620. #define ADC_SQR2_SQ8_2 (0x04U << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */
  1621. #define ADC_SQR2_SQ8_3 (0x08U << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */
  1622. #define ADC_SQR2_SQ8_4 (0x10U << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */
  1623. #define ADC_SQR2_SQ9_Pos (10U)
  1624. #define ADC_SQR2_SQ9_Msk (0x1FU << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */
  1625. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
  1626. #define ADC_SQR2_SQ9_0 (0x01U << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */
  1627. #define ADC_SQR2_SQ9_1 (0x02U << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */
  1628. #define ADC_SQR2_SQ9_2 (0x04U << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */
  1629. #define ADC_SQR2_SQ9_3 (0x08U << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */
  1630. #define ADC_SQR2_SQ9_4 (0x10U << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */
  1631. #define ADC_SQR2_SQ10_Pos (15U)
  1632. #define ADC_SQR2_SQ10_Msk (0x1FU << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */
  1633. #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
  1634. #define ADC_SQR2_SQ10_0 (0x01U << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */
  1635. #define ADC_SQR2_SQ10_1 (0x02U << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */
  1636. #define ADC_SQR2_SQ10_2 (0x04U << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */
  1637. #define ADC_SQR2_SQ10_3 (0x08U << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */
  1638. #define ADC_SQR2_SQ10_4 (0x10U << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */
  1639. #define ADC_SQR2_SQ11_Pos (20U)
  1640. #define ADC_SQR2_SQ11_Msk (0x1FU << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */
  1641. #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
  1642. #define ADC_SQR2_SQ11_0 (0x01U << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */
  1643. #define ADC_SQR2_SQ11_1 (0x02U << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */
  1644. #define ADC_SQR2_SQ11_2 (0x04U << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */
  1645. #define ADC_SQR2_SQ11_3 (0x08U << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */
  1646. #define ADC_SQR2_SQ11_4 (0x10U << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */
  1647. #define ADC_SQR2_SQ12_Pos (25U)
  1648. #define ADC_SQR2_SQ12_Msk (0x1FU << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */
  1649. #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
  1650. #define ADC_SQR2_SQ12_0 (0x01U << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */
  1651. #define ADC_SQR2_SQ12_1 (0x02U << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */
  1652. #define ADC_SQR2_SQ12_2 (0x04U << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */
  1653. #define ADC_SQR2_SQ12_3 (0x08U << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */
  1654. #define ADC_SQR2_SQ12_4 (0x10U << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */
  1655. /******************* Bit definition for ADC_SQR3 register *******************/
  1656. #define ADC_SQR3_SQ1_Pos (0U)
  1657. #define ADC_SQR3_SQ1_Msk (0x1FU << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */
  1658. #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
  1659. #define ADC_SQR3_SQ1_0 (0x01U << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */
  1660. #define ADC_SQR3_SQ1_1 (0x02U << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */
  1661. #define ADC_SQR3_SQ1_2 (0x04U << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */
  1662. #define ADC_SQR3_SQ1_3 (0x08U << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */
  1663. #define ADC_SQR3_SQ1_4 (0x10U << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */
  1664. #define ADC_SQR3_SQ2_Pos (5U)
  1665. #define ADC_SQR3_SQ2_Msk (0x1FU << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */
  1666. #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
  1667. #define ADC_SQR3_SQ2_0 (0x01U << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */
  1668. #define ADC_SQR3_SQ2_1 (0x02U << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */
  1669. #define ADC_SQR3_SQ2_2 (0x04U << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */
  1670. #define ADC_SQR3_SQ2_3 (0x08U << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */
  1671. #define ADC_SQR3_SQ2_4 (0x10U << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */
  1672. #define ADC_SQR3_SQ3_Pos (10U)
  1673. #define ADC_SQR3_SQ3_Msk (0x1FU << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */
  1674. #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
  1675. #define ADC_SQR3_SQ3_0 (0x01U << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */
  1676. #define ADC_SQR3_SQ3_1 (0x02U << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */
  1677. #define ADC_SQR3_SQ3_2 (0x04U << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */
  1678. #define ADC_SQR3_SQ3_3 (0x08U << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */
  1679. #define ADC_SQR3_SQ3_4 (0x10U << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */
  1680. #define ADC_SQR3_SQ4_Pos (15U)
  1681. #define ADC_SQR3_SQ4_Msk (0x1FU << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */
  1682. #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
  1683. #define ADC_SQR3_SQ4_0 (0x01U << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */
  1684. #define ADC_SQR3_SQ4_1 (0x02U << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */
  1685. #define ADC_SQR3_SQ4_2 (0x04U << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */
  1686. #define ADC_SQR3_SQ4_3 (0x08U << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */
  1687. #define ADC_SQR3_SQ4_4 (0x10U << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */
  1688. #define ADC_SQR3_SQ5_Pos (20U)
  1689. #define ADC_SQR3_SQ5_Msk (0x1FU << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */
  1690. #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
  1691. #define ADC_SQR3_SQ5_0 (0x01U << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */
  1692. #define ADC_SQR3_SQ5_1 (0x02U << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */
  1693. #define ADC_SQR3_SQ5_2 (0x04U << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */
  1694. #define ADC_SQR3_SQ5_3 (0x08U << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */
  1695. #define ADC_SQR3_SQ5_4 (0x10U << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */
  1696. #define ADC_SQR3_SQ6_Pos (25U)
  1697. #define ADC_SQR3_SQ6_Msk (0x1FU << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */
  1698. #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
  1699. #define ADC_SQR3_SQ6_0 (0x01U << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */
  1700. #define ADC_SQR3_SQ6_1 (0x02U << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */
  1701. #define ADC_SQR3_SQ6_2 (0x04U << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */
  1702. #define ADC_SQR3_SQ6_3 (0x08U << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */
  1703. #define ADC_SQR3_SQ6_4 (0x10U << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */
  1704. /******************* Bit definition for ADC_JSQR register *******************/
  1705. #define ADC_JSQR_JSQ1_Pos (0U)
  1706. #define ADC_JSQR_JSQ1_Msk (0x1FU << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */
  1707. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
  1708. #define ADC_JSQR_JSQ1_0 (0x01U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */
  1709. #define ADC_JSQR_JSQ1_1 (0x02U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */
  1710. #define ADC_JSQR_JSQ1_2 (0x04U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */
  1711. #define ADC_JSQR_JSQ1_3 (0x08U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */
  1712. #define ADC_JSQR_JSQ1_4 (0x10U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */
  1713. #define ADC_JSQR_JSQ2_Pos (5U)
  1714. #define ADC_JSQR_JSQ2_Msk (0x1FU << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */
  1715. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
  1716. #define ADC_JSQR_JSQ2_0 (0x01U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */
  1717. #define ADC_JSQR_JSQ2_1 (0x02U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */
  1718. #define ADC_JSQR_JSQ2_2 (0x04U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */
  1719. #define ADC_JSQR_JSQ2_3 (0x08U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */
  1720. #define ADC_JSQR_JSQ2_4 (0x10U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */
  1721. #define ADC_JSQR_JSQ3_Pos (10U)
  1722. #define ADC_JSQR_JSQ3_Msk (0x1FU << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */
  1723. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
  1724. #define ADC_JSQR_JSQ3_0 (0x01U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */
  1725. #define ADC_JSQR_JSQ3_1 (0x02U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */
  1726. #define ADC_JSQR_JSQ3_2 (0x04U << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */
  1727. #define ADC_JSQR_JSQ3_3 (0x08U << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */
  1728. #define ADC_JSQR_JSQ3_4 (0x10U << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */
  1729. #define ADC_JSQR_JSQ4_Pos (15U)
  1730. #define ADC_JSQR_JSQ4_Msk (0x1FU << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */
  1731. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
  1732. #define ADC_JSQR_JSQ4_0 (0x01U << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */
  1733. #define ADC_JSQR_JSQ4_1 (0x02U << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */
  1734. #define ADC_JSQR_JSQ4_2 (0x04U << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */
  1735. #define ADC_JSQR_JSQ4_3 (0x08U << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */
  1736. #define ADC_JSQR_JSQ4_4 (0x10U << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */
  1737. #define ADC_JSQR_JL_Pos (20U)
  1738. #define ADC_JSQR_JL_Msk (0x3U << ADC_JSQR_JL_Pos) /*!< 0x00300000 */
  1739. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!<JL[1:0] bits (Injected Sequence length) */
  1740. #define ADC_JSQR_JL_0 (0x1U << ADC_JSQR_JL_Pos) /*!< 0x00100000 */
  1741. #define ADC_JSQR_JL_1 (0x2U << ADC_JSQR_JL_Pos) /*!< 0x00200000 */
  1742. /******************* Bit definition for ADC_JDR1 register *******************/
  1743. #define ADC_JDR1_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */
  1744. /******************* Bit definition for ADC_JDR2 register *******************/
  1745. #define ADC_JDR2_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */
  1746. /******************* Bit definition for ADC_JDR3 register *******************/
  1747. #define ADC_JDR3_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */
  1748. /******************* Bit definition for ADC_JDR4 register *******************/
  1749. #define ADC_JDR4_JDATA ((uint16_t)0xFFFFU) /*!<Injected data */
  1750. /******************** Bit definition for ADC_DR register ********************/
  1751. #define ADC_DR_DATA_Pos (0U)
  1752. #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  1753. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!<Regular data */
  1754. #define ADC_DR_ADC2DATA_Pos (16U)
  1755. #define ADC_DR_ADC2DATA_Msk (0xFFFFU << ADC_DR_ADC2DATA_Pos) /*!< 0xFFFF0000 */
  1756. #define ADC_DR_ADC2DATA ADC_DR_ADC2DATA_Msk /*!<ADC2 data */
  1757. /******************* Bit definition for ADC_CSR register ********************/
  1758. #define ADC_CSR_AWD1_Pos (0U)
  1759. #define ADC_CSR_AWD1_Msk (0x1U << ADC_CSR_AWD1_Pos) /*!< 0x00000001 */
  1760. #define ADC_CSR_AWD1 ADC_CSR_AWD1_Msk /*!<ADC1 Analog watchdog flag */
  1761. #define ADC_CSR_EOC1_Pos (1U)
  1762. #define ADC_CSR_EOC1_Msk (0x1U << ADC_CSR_EOC1_Pos) /*!< 0x00000002 */
  1763. #define ADC_CSR_EOC1 ADC_CSR_EOC1_Msk /*!<ADC1 End of conversion */
  1764. #define ADC_CSR_JEOC1_Pos (2U)
  1765. #define ADC_CSR_JEOC1_Msk (0x1U << ADC_CSR_JEOC1_Pos) /*!< 0x00000004 */
  1766. #define ADC_CSR_JEOC1 ADC_CSR_JEOC1_Msk /*!<ADC1 Injected channel end of conversion */
  1767. #define ADC_CSR_JSTRT1_Pos (3U)
  1768. #define ADC_CSR_JSTRT1_Msk (0x1U << ADC_CSR_JSTRT1_Pos) /*!< 0x00000008 */
  1769. #define ADC_CSR_JSTRT1 ADC_CSR_JSTRT1_Msk /*!<ADC1 Injected channel Start flag */
  1770. #define ADC_CSR_STRT1_Pos (4U)
  1771. #define ADC_CSR_STRT1_Msk (0x1U << ADC_CSR_STRT1_Pos) /*!< 0x00000010 */
  1772. #define ADC_CSR_STRT1 ADC_CSR_STRT1_Msk /*!<ADC1 Regular channel Start flag */
  1773. #define ADC_CSR_OVR1_Pos (5U)
  1774. #define ADC_CSR_OVR1_Msk (0x1U << ADC_CSR_OVR1_Pos) /*!< 0x00000020 */
  1775. #define ADC_CSR_OVR1 ADC_CSR_OVR1_Msk /*!<ADC1 Overrun flag */
  1776. #define ADC_CSR_AWD2_Pos (8U)
  1777. #define ADC_CSR_AWD2_Msk (0x1U << ADC_CSR_AWD2_Pos) /*!< 0x00000100 */
  1778. #define ADC_CSR_AWD2 ADC_CSR_AWD2_Msk /*!<ADC2 Analog watchdog flag */
  1779. #define ADC_CSR_EOC2_Pos (9U)
  1780. #define ADC_CSR_EOC2_Msk (0x1U << ADC_CSR_EOC2_Pos) /*!< 0x00000200 */
  1781. #define ADC_CSR_EOC2 ADC_CSR_EOC2_Msk /*!<ADC2 End of conversion */
  1782. #define ADC_CSR_JEOC2_Pos (10U)
  1783. #define ADC_CSR_JEOC2_Msk (0x1U << ADC_CSR_JEOC2_Pos) /*!< 0x00000400 */
  1784. #define ADC_CSR_JEOC2 ADC_CSR_JEOC2_Msk /*!<ADC2 Injected channel end of conversion */
  1785. #define ADC_CSR_JSTRT2_Pos (11U)
  1786. #define ADC_CSR_JSTRT2_Msk (0x1U << ADC_CSR_JSTRT2_Pos) /*!< 0x00000800 */
  1787. #define ADC_CSR_JSTRT2 ADC_CSR_JSTRT2_Msk /*!<ADC2 Injected channel Start flag */
  1788. #define ADC_CSR_STRT2_Pos (12U)
  1789. #define ADC_CSR_STRT2_Msk (0x1U << ADC_CSR_STRT2_Pos) /*!< 0x00001000 */
  1790. #define ADC_CSR_STRT2 ADC_CSR_STRT2_Msk /*!<ADC2 Regular channel Start flag */
  1791. #define ADC_CSR_OVR2_Pos (13U)
  1792. #define ADC_CSR_OVR2_Msk (0x1U << ADC_CSR_OVR2_Pos) /*!< 0x00002000 */
  1793. #define ADC_CSR_OVR2 ADC_CSR_OVR2_Msk /*!<ADC2 Overrun flag */
  1794. #define ADC_CSR_AWD3_Pos (16U)
  1795. #define ADC_CSR_AWD3_Msk (0x1U << ADC_CSR_AWD3_Pos) /*!< 0x00010000 */
  1796. #define ADC_CSR_AWD3 ADC_CSR_AWD3_Msk /*!<ADC3 Analog watchdog flag */
  1797. #define ADC_CSR_EOC3_Pos (17U)
  1798. #define ADC_CSR_EOC3_Msk (0x1U << ADC_CSR_EOC3_Pos) /*!< 0x00020000 */
  1799. #define ADC_CSR_EOC3 ADC_CSR_EOC3_Msk /*!<ADC3 End of conversion */
  1800. #define ADC_CSR_JEOC3_Pos (18U)
  1801. #define ADC_CSR_JEOC3_Msk (0x1U << ADC_CSR_JEOC3_Pos) /*!< 0x00040000 */
  1802. #define ADC_CSR_JEOC3 ADC_CSR_JEOC3_Msk /*!<ADC3 Injected channel end of conversion */
  1803. #define ADC_CSR_JSTRT3_Pos (19U)
  1804. #define ADC_CSR_JSTRT3_Msk (0x1U << ADC_CSR_JSTRT3_Pos) /*!< 0x00080000 */
  1805. #define ADC_CSR_JSTRT3 ADC_CSR_JSTRT3_Msk /*!<ADC3 Injected channel Start flag */
  1806. #define ADC_CSR_STRT3_Pos (20U)
  1807. #define ADC_CSR_STRT3_Msk (0x1U << ADC_CSR_STRT3_Pos) /*!< 0x00100000 */
  1808. #define ADC_CSR_STRT3 ADC_CSR_STRT3_Msk /*!<ADC3 Regular channel Start flag */
  1809. #define ADC_CSR_OVR3_Pos (21U)
  1810. #define ADC_CSR_OVR3_Msk (0x1U << ADC_CSR_OVR3_Pos) /*!< 0x00200000 */
  1811. #define ADC_CSR_OVR3 ADC_CSR_OVR3_Msk /*!<ADC3 Overrun flag */
  1812. /* Legacy defines */
  1813. #define ADC_CSR_DOVR1 ADC_CSR_OVR1
  1814. #define ADC_CSR_DOVR2 ADC_CSR_OVR2
  1815. #define ADC_CSR_DOVR3 ADC_CSR_OVR3
  1816. /******************* Bit definition for ADC_CCR register ********************/
  1817. #define ADC_CCR_MULTI_Pos (0U)
  1818. #define ADC_CCR_MULTI_Msk (0x1FU << ADC_CCR_MULTI_Pos) /*!< 0x0000001F */
  1819. #define ADC_CCR_MULTI ADC_CCR_MULTI_Msk /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
  1820. #define ADC_CCR_MULTI_0 (0x01U << ADC_CCR_MULTI_Pos) /*!< 0x00000001 */
  1821. #define ADC_CCR_MULTI_1 (0x02U << ADC_CCR_MULTI_Pos) /*!< 0x00000002 */
  1822. #define ADC_CCR_MULTI_2 (0x04U << ADC_CCR_MULTI_Pos) /*!< 0x00000004 */
  1823. #define ADC_CCR_MULTI_3 (0x08U << ADC_CCR_MULTI_Pos) /*!< 0x00000008 */
  1824. #define ADC_CCR_MULTI_4 (0x10U << ADC_CCR_MULTI_Pos) /*!< 0x00000010 */
  1825. #define ADC_CCR_DELAY_Pos (8U)
  1826. #define ADC_CCR_DELAY_Msk (0xFU << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */
  1827. #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
  1828. #define ADC_CCR_DELAY_0 (0x1U << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */
  1829. #define ADC_CCR_DELAY_1 (0x2U << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */
  1830. #define ADC_CCR_DELAY_2 (0x4U << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */
  1831. #define ADC_CCR_DELAY_3 (0x8U << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */
  1832. #define ADC_CCR_DDS_Pos (13U)
  1833. #define ADC_CCR_DDS_Msk (0x1U << ADC_CCR_DDS_Pos) /*!< 0x00002000 */
  1834. #define ADC_CCR_DDS ADC_CCR_DDS_Msk /*!<DMA disable selection (Multi-ADC mode) */
  1835. #define ADC_CCR_DMA_Pos (14U)
  1836. #define ADC_CCR_DMA_Msk (0x3U << ADC_CCR_DMA_Pos) /*!< 0x0000C000 */
  1837. #define ADC_CCR_DMA ADC_CCR_DMA_Msk /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
  1838. #define ADC_CCR_DMA_0 (0x1U << ADC_CCR_DMA_Pos) /*!< 0x00004000 */
  1839. #define ADC_CCR_DMA_1 (0x2U << ADC_CCR_DMA_Pos) /*!< 0x00008000 */
  1840. #define ADC_CCR_ADCPRE_Pos (16U)
  1841. #define ADC_CCR_ADCPRE_Msk (0x3U << ADC_CCR_ADCPRE_Pos) /*!< 0x00030000 */
  1842. #define ADC_CCR_ADCPRE ADC_CCR_ADCPRE_Msk /*!<ADCPRE[1:0] bits (ADC prescaler) */
  1843. #define ADC_CCR_ADCPRE_0 (0x1U << ADC_CCR_ADCPRE_Pos) /*!< 0x00010000 */
  1844. #define ADC_CCR_ADCPRE_1 (0x2U << ADC_CCR_ADCPRE_Pos) /*!< 0x00020000 */
  1845. #define ADC_CCR_VBATE_Pos (22U)
  1846. #define ADC_CCR_VBATE_Msk (0x1U << ADC_CCR_VBATE_Pos) /*!< 0x00400000 */
  1847. #define ADC_CCR_VBATE ADC_CCR_VBATE_Msk /*!<VBAT Enable */
  1848. #define ADC_CCR_TSVREFE_Pos (23U)
  1849. #define ADC_CCR_TSVREFE_Msk (0x1U << ADC_CCR_TSVREFE_Pos) /*!< 0x00800000 */
  1850. #define ADC_CCR_TSVREFE ADC_CCR_TSVREFE_Msk /*!<Temperature Sensor and VREFINT Enable */
  1851. /******************* Bit definition for ADC_CDR register ********************/
  1852. #define ADC_CDR_DATA1_Pos (0U)
  1853. #define ADC_CDR_DATA1_Msk (0xFFFFU << ADC_CDR_DATA1_Pos) /*!< 0x0000FFFF */
  1854. #define ADC_CDR_DATA1 ADC_CDR_DATA1_Msk /*!<1st data of a pair of regular conversions */
  1855. #define ADC_CDR_DATA2_Pos (16U)
  1856. #define ADC_CDR_DATA2_Msk (0xFFFFU << ADC_CDR_DATA2_Pos) /*!< 0xFFFF0000 */
  1857. #define ADC_CDR_DATA2 ADC_CDR_DATA2_Msk /*!<2nd data of a pair of regular conversions */
  1858. /* Legacy defines */
  1859. #define ADC_CDR_RDATA_MST ADC_CDR_DATA1
  1860. #define ADC_CDR_RDATA_SLV ADC_CDR_DATA2
  1861. /******************************************************************************/
  1862. /* */
  1863. /* Controller Area Network */
  1864. /* */
  1865. /******************************************************************************/
  1866. /*!<CAN control and status registers */
  1867. /******************* Bit definition for CAN_MCR register ********************/
  1868. #define CAN_MCR_INRQ_Pos (0U)
  1869. #define CAN_MCR_INRQ_Msk (0x1U << CAN_MCR_INRQ_Pos) /*!< 0x00000001 */
  1870. #define CAN_MCR_INRQ CAN_MCR_INRQ_Msk /*!<Initialization Request */
  1871. #define CAN_MCR_SLEEP_Pos (1U)
  1872. #define CAN_MCR_SLEEP_Msk (0x1U << CAN_MCR_SLEEP_Pos) /*!< 0x00000002 */
  1873. #define CAN_MCR_SLEEP CAN_MCR_SLEEP_Msk /*!<Sleep Mode Request */
  1874. #define CAN_MCR_TXFP_Pos (2U)
  1875. #define CAN_MCR_TXFP_Msk (0x1U << CAN_MCR_TXFP_Pos) /*!< 0x00000004 */
  1876. #define CAN_MCR_TXFP CAN_MCR_TXFP_Msk /*!<Transmit FIFO Priority */
  1877. #define CAN_MCR_RFLM_Pos (3U)
  1878. #define CAN_MCR_RFLM_Msk (0x1U << CAN_MCR_RFLM_Pos) /*!< 0x00000008 */
  1879. #define CAN_MCR_RFLM CAN_MCR_RFLM_Msk /*!<Receive FIFO Locked Mode */
  1880. #define CAN_MCR_NART_Pos (4U)
  1881. #define CAN_MCR_NART_Msk (0x1U << CAN_MCR_NART_Pos) /*!< 0x00000010 */
  1882. #define CAN_MCR_NART CAN_MCR_NART_Msk /*!<No Automatic Retransmission */
  1883. #define CAN_MCR_AWUM_Pos (5U)
  1884. #define CAN_MCR_AWUM_Msk (0x1U << CAN_MCR_AWUM_Pos) /*!< 0x00000020 */
  1885. #define CAN_MCR_AWUM CAN_MCR_AWUM_Msk /*!<Automatic Wakeup Mode */
  1886. #define CAN_MCR_ABOM_Pos (6U)
  1887. #define CAN_MCR_ABOM_Msk (0x1U << CAN_MCR_ABOM_Pos) /*!< 0x00000040 */
  1888. #define CAN_MCR_ABOM CAN_MCR_ABOM_Msk /*!<Automatic Bus-Off Management */
  1889. #define CAN_MCR_TTCM_Pos (7U)
  1890. #define CAN_MCR_TTCM_Msk (0x1U << CAN_MCR_TTCM_Pos) /*!< 0x00000080 */
  1891. #define CAN_MCR_TTCM CAN_MCR_TTCM_Msk /*!<Time Triggered Communication Mode */
  1892. #define CAN_MCR_RESET_Pos (15U)
  1893. #define CAN_MCR_RESET_Msk (0x1U << CAN_MCR_RESET_Pos) /*!< 0x00008000 */
  1894. #define CAN_MCR_RESET CAN_MCR_RESET_Msk /*!<bxCAN software master reset */
  1895. /******************* Bit definition for CAN_MSR register ********************/
  1896. #define CAN_MSR_INAK_Pos (0U)
  1897. #define CAN_MSR_INAK_Msk (0x1U << CAN_MSR_INAK_Pos) /*!< 0x00000001 */
  1898. #define CAN_MSR_INAK CAN_MSR_INAK_Msk /*!<Initialization Acknowledge */
  1899. #define CAN_MSR_SLAK_Pos (1U)
  1900. #define CAN_MSR_SLAK_Msk (0x1U << CAN_MSR_SLAK_Pos) /*!< 0x00000002 */
  1901. #define CAN_MSR_SLAK CAN_MSR_SLAK_Msk /*!<Sleep Acknowledge */
  1902. #define CAN_MSR_ERRI_Pos (2U)
  1903. #define CAN_MSR_ERRI_Msk (0x1U << CAN_MSR_ERRI_Pos) /*!< 0x00000004 */
  1904. #define CAN_MSR_ERRI CAN_MSR_ERRI_Msk /*!<Error Interrupt */
  1905. #define CAN_MSR_WKUI_Pos (3U)
  1906. #define CAN_MSR_WKUI_Msk (0x1U << CAN_MSR_WKUI_Pos) /*!< 0x00000008 */
  1907. #define CAN_MSR_WKUI CAN_MSR_WKUI_Msk /*!<Wakeup Interrupt */
  1908. #define CAN_MSR_SLAKI_Pos (4U)
  1909. #define CAN_MSR_SLAKI_Msk (0x1U << CAN_MSR_SLAKI_Pos) /*!< 0x00000010 */
  1910. #define CAN_MSR_SLAKI CAN_MSR_SLAKI_Msk /*!<Sleep Acknowledge Interrupt */
  1911. #define CAN_MSR_TXM_Pos (8U)
  1912. #define CAN_MSR_TXM_Msk (0x1U << CAN_MSR_TXM_Pos) /*!< 0x00000100 */
  1913. #define CAN_MSR_TXM CAN_MSR_TXM_Msk /*!<Transmit Mode */
  1914. #define CAN_MSR_RXM_Pos (9U)
  1915. #define CAN_MSR_RXM_Msk (0x1U << CAN_MSR_RXM_Pos) /*!< 0x00000200 */
  1916. #define CAN_MSR_RXM CAN_MSR_RXM_Msk /*!<Receive Mode */
  1917. #define CAN_MSR_SAMP_Pos (10U)
  1918. #define CAN_MSR_SAMP_Msk (0x1U << CAN_MSR_SAMP_Pos) /*!< 0x00000400 */
  1919. #define CAN_MSR_SAMP CAN_MSR_SAMP_Msk /*!<Last Sample Point */
  1920. #define CAN_MSR_RX_Pos (11U)
  1921. #define CAN_MSR_RX_Msk (0x1U << CAN_MSR_RX_Pos) /*!< 0x00000800 */
  1922. #define CAN_MSR_RX CAN_MSR_RX_Msk /*!<CAN Rx Signal */
  1923. /******************* Bit definition for CAN_TSR register ********************/
  1924. #define CAN_TSR_RQCP0_Pos (0U)
  1925. #define CAN_TSR_RQCP0_Msk (0x1U << CAN_TSR_RQCP0_Pos) /*!< 0x00000001 */
  1926. #define CAN_TSR_RQCP0 CAN_TSR_RQCP0_Msk /*!<Request Completed Mailbox0 */
  1927. #define CAN_TSR_TXOK0_Pos (1U)
  1928. #define CAN_TSR_TXOK0_Msk (0x1U << CAN_TSR_TXOK0_Pos) /*!< 0x00000002 */
  1929. #define CAN_TSR_TXOK0 CAN_TSR_TXOK0_Msk /*!<Transmission OK of Mailbox0 */
  1930. #define CAN_TSR_ALST0_Pos (2U)
  1931. #define CAN_TSR_ALST0_Msk (0x1U << CAN_TSR_ALST0_Pos) /*!< 0x00000004 */
  1932. #define CAN_TSR_ALST0 CAN_TSR_ALST0_Msk /*!<Arbitration Lost for Mailbox0 */
  1933. #define CAN_TSR_TERR0_Pos (3U)
  1934. #define CAN_TSR_TERR0_Msk (0x1U << CAN_TSR_TERR0_Pos) /*!< 0x00000008 */
  1935. #define CAN_TSR_TERR0 CAN_TSR_TERR0_Msk /*!<Transmission Error of Mailbox0 */
  1936. #define CAN_TSR_ABRQ0_Pos (7U)
  1937. #define CAN_TSR_ABRQ0_Msk (0x1U << CAN_TSR_ABRQ0_Pos) /*!< 0x00000080 */
  1938. #define CAN_TSR_ABRQ0 CAN_TSR_ABRQ0_Msk /*!<Abort Request for Mailbox0 */
  1939. #define CAN_TSR_RQCP1_Pos (8U)
  1940. #define CAN_TSR_RQCP1_Msk (0x1U << CAN_TSR_RQCP1_Pos) /*!< 0x00000100 */
  1941. #define CAN_TSR_RQCP1 CAN_TSR_RQCP1_Msk /*!<Request Completed Mailbox1 */
  1942. #define CAN_TSR_TXOK1_Pos (9U)
  1943. #define CAN_TSR_TXOK1_Msk (0x1U << CAN_TSR_TXOK1_Pos) /*!< 0x00000200 */
  1944. #define CAN_TSR_TXOK1 CAN_TSR_TXOK1_Msk /*!<Transmission OK of Mailbox1 */
  1945. #define CAN_TSR_ALST1_Pos (10U)
  1946. #define CAN_TSR_ALST1_Msk (0x1U << CAN_TSR_ALST1_Pos) /*!< 0x00000400 */
  1947. #define CAN_TSR_ALST1 CAN_TSR_ALST1_Msk /*!<Arbitration Lost for Mailbox1 */
  1948. #define CAN_TSR_TERR1_Pos (11U)
  1949. #define CAN_TSR_TERR1_Msk (0x1U << CAN_TSR_TERR1_Pos) /*!< 0x00000800 */
  1950. #define CAN_TSR_TERR1 CAN_TSR_TERR1_Msk /*!<Transmission Error of Mailbox1 */
  1951. #define CAN_TSR_ABRQ1_Pos (15U)
  1952. #define CAN_TSR_ABRQ1_Msk (0x1U << CAN_TSR_ABRQ1_Pos) /*!< 0x00008000 */
  1953. #define CAN_TSR_ABRQ1 CAN_TSR_ABRQ1_Msk /*!<Abort Request for Mailbox 1 */
  1954. #define CAN_TSR_RQCP2_Pos (16U)
  1955. #define CAN_TSR_RQCP2_Msk (0x1U << CAN_TSR_RQCP2_Pos) /*!< 0x00010000 */
  1956. #define CAN_TSR_RQCP2 CAN_TSR_RQCP2_Msk /*!<Request Completed Mailbox2 */
  1957. #define CAN_TSR_TXOK2_Pos (17U)
  1958. #define CAN_TSR_TXOK2_Msk (0x1U << CAN_TSR_TXOK2_Pos) /*!< 0x00020000 */
  1959. #define CAN_TSR_TXOK2 CAN_TSR_TXOK2_Msk /*!<Transmission OK of Mailbox 2 */
  1960. #define CAN_TSR_ALST2_Pos (18U)
  1961. #define CAN_TSR_ALST2_Msk (0x1U << CAN_TSR_ALST2_Pos) /*!< 0x00040000 */
  1962. #define CAN_TSR_ALST2 CAN_TSR_ALST2_Msk /*!<Arbitration Lost for mailbox 2 */
  1963. #define CAN_TSR_TERR2_Pos (19U)
  1964. #define CAN_TSR_TERR2_Msk (0x1U << CAN_TSR_TERR2_Pos) /*!< 0x00080000 */
  1965. #define CAN_TSR_TERR2 CAN_TSR_TERR2_Msk /*!<Transmission Error of Mailbox 2 */
  1966. #define CAN_TSR_ABRQ2_Pos (23U)
  1967. #define CAN_TSR_ABRQ2_Msk (0x1U << CAN_TSR_ABRQ2_Pos) /*!< 0x00800000 */
  1968. #define CAN_TSR_ABRQ2 CAN_TSR_ABRQ2_Msk /*!<Abort Request for Mailbox 2 */
  1969. #define CAN_TSR_CODE_Pos (24U)
  1970. #define CAN_TSR_CODE_Msk (0x3U << CAN_TSR_CODE_Pos) /*!< 0x03000000 */
  1971. #define CAN_TSR_CODE CAN_TSR_CODE_Msk /*!<Mailbox Code */
  1972. #define CAN_TSR_TME_Pos (26U)
  1973. #define CAN_TSR_TME_Msk (0x7U << CAN_TSR_TME_Pos) /*!< 0x1C000000 */
  1974. #define CAN_TSR_TME CAN_TSR_TME_Msk /*!<TME[2:0] bits */
  1975. #define CAN_TSR_TME0_Pos (26U)
  1976. #define CAN_TSR_TME0_Msk (0x1U << CAN_TSR_TME0_Pos) /*!< 0x04000000 */
  1977. #define CAN_TSR_TME0 CAN_TSR_TME0_Msk /*!<Transmit Mailbox 0 Empty */
  1978. #define CAN_TSR_TME1_Pos (27U)
  1979. #define CAN_TSR_TME1_Msk (0x1U << CAN_TSR_TME1_Pos) /*!< 0x08000000 */
  1980. #define CAN_TSR_TME1 CAN_TSR_TME1_Msk /*!<Transmit Mailbox 1 Empty */
  1981. #define CAN_TSR_TME2_Pos (28U)
  1982. #define CAN_TSR_TME2_Msk (0x1U << CAN_TSR_TME2_Pos) /*!< 0x10000000 */
  1983. #define CAN_TSR_TME2 CAN_TSR_TME2_Msk /*!<Transmit Mailbox 2 Empty */
  1984. #define CAN_TSR_LOW_Pos (29U)
  1985. #define CAN_TSR_LOW_Msk (0x7U << CAN_TSR_LOW_Pos) /*!< 0xE0000000 */
  1986. #define CAN_TSR_LOW CAN_TSR_LOW_Msk /*!<LOW[2:0] bits */
  1987. #define CAN_TSR_LOW0_Pos (29U)
  1988. #define CAN_TSR_LOW0_Msk (0x1U << CAN_TSR_LOW0_Pos) /*!< 0x20000000 */
  1989. #define CAN_TSR_LOW0 CAN_TSR_LOW0_Msk /*!<Lowest Priority Flag for Mailbox 0 */
  1990. #define CAN_TSR_LOW1_Pos (30U)
  1991. #define CAN_TSR_LOW1_Msk (0x1U << CAN_TSR_LOW1_Pos) /*!< 0x40000000 */
  1992. #define CAN_TSR_LOW1 CAN_TSR_LOW1_Msk /*!<Lowest Priority Flag for Mailbox 1 */
  1993. #define CAN_TSR_LOW2_Pos (31U)
  1994. #define CAN_TSR_LOW2_Msk (0x1U << CAN_TSR_LOW2_Pos) /*!< 0x80000000 */
  1995. #define CAN_TSR_LOW2 CAN_TSR_LOW2_Msk /*!<Lowest Priority Flag for Mailbox 2 */
  1996. /******************* Bit definition for CAN_RF0R register *******************/
  1997. #define CAN_RF0R_FMP0_Pos (0U)
  1998. #define CAN_RF0R_FMP0_Msk (0x3U << CAN_RF0R_FMP0_Pos) /*!< 0x00000003 */
  1999. #define CAN_RF0R_FMP0 CAN_RF0R_FMP0_Msk /*!<FIFO 0 Message Pending */
  2000. #define CAN_RF0R_FULL0_Pos (3U)
  2001. #define CAN_RF0R_FULL0_Msk (0x1U << CAN_RF0R_FULL0_Pos) /*!< 0x00000008 */
  2002. #define CAN_RF0R_FULL0 CAN_RF0R_FULL0_Msk /*!<FIFO 0 Full */
  2003. #define CAN_RF0R_FOVR0_Pos (4U)
  2004. #define CAN_RF0R_FOVR0_Msk (0x1U << CAN_RF0R_FOVR0_Pos) /*!< 0x00000010 */
  2005. #define CAN_RF0R_FOVR0 CAN_RF0R_FOVR0_Msk /*!<FIFO 0 Overrun */
  2006. #define CAN_RF0R_RFOM0_Pos (5U)
  2007. #define CAN_RF0R_RFOM0_Msk (0x1U << CAN_RF0R_RFOM0_Pos) /*!< 0x00000020 */
  2008. #define CAN_RF0R_RFOM0 CAN_RF0R_RFOM0_Msk /*!<Release FIFO 0 Output Mailbox */
  2009. /******************* Bit definition for CAN_RF1R register *******************/
  2010. #define CAN_RF1R_FMP1_Pos (0U)
  2011. #define CAN_RF1R_FMP1_Msk (0x3U << CAN_RF1R_FMP1_Pos) /*!< 0x00000003 */
  2012. #define CAN_RF1R_FMP1 CAN_RF1R_FMP1_Msk /*!<FIFO 1 Message Pending */
  2013. #define CAN_RF1R_FULL1_Pos (3U)
  2014. #define CAN_RF1R_FULL1_Msk (0x1U << CAN_RF1R_FULL1_Pos) /*!< 0x00000008 */
  2015. #define CAN_RF1R_FULL1 CAN_RF1R_FULL1_Msk /*!<FIFO 1 Full */
  2016. #define CAN_RF1R_FOVR1_Pos (4U)
  2017. #define CAN_RF1R_FOVR1_Msk (0x1U << CAN_RF1R_FOVR1_Pos) /*!< 0x00000010 */
  2018. #define CAN_RF1R_FOVR1 CAN_RF1R_FOVR1_Msk /*!<FIFO 1 Overrun */
  2019. #define CAN_RF1R_RFOM1_Pos (5U)
  2020. #define CAN_RF1R_RFOM1_Msk (0x1U << CAN_RF1R_RFOM1_Pos) /*!< 0x00000020 */
  2021. #define CAN_RF1R_RFOM1 CAN_RF1R_RFOM1_Msk /*!<Release FIFO 1 Output Mailbox */
  2022. /******************** Bit definition for CAN_IER register *******************/
  2023. #define CAN_IER_TMEIE_Pos (0U)
  2024. #define CAN_IER_TMEIE_Msk (0x1U << CAN_IER_TMEIE_Pos) /*!< 0x00000001 */
  2025. #define CAN_IER_TMEIE CAN_IER_TMEIE_Msk /*!<Transmit Mailbox Empty Interrupt Enable */
  2026. #define CAN_IER_FMPIE0_Pos (1U)
  2027. #define CAN_IER_FMPIE0_Msk (0x1U << CAN_IER_FMPIE0_Pos) /*!< 0x00000002 */
  2028. #define CAN_IER_FMPIE0 CAN_IER_FMPIE0_Msk /*!<FIFO Message Pending Interrupt Enable */
  2029. #define CAN_IER_FFIE0_Pos (2U)
  2030. #define CAN_IER_FFIE0_Msk (0x1U << CAN_IER_FFIE0_Pos) /*!< 0x00000004 */
  2031. #define CAN_IER_FFIE0 CAN_IER_FFIE0_Msk /*!<FIFO Full Interrupt Enable */
  2032. #define CAN_IER_FOVIE0_Pos (3U)
  2033. #define CAN_IER_FOVIE0_Msk (0x1U << CAN_IER_FOVIE0_Pos) /*!< 0x00000008 */
  2034. #define CAN_IER_FOVIE0 CAN_IER_FOVIE0_Msk /*!<FIFO Overrun Interrupt Enable */
  2035. #define CAN_IER_FMPIE1_Pos (4U)
  2036. #define CAN_IER_FMPIE1_Msk (0x1U << CAN_IER_FMPIE1_Pos) /*!< 0x00000010 */
  2037. #define CAN_IER_FMPIE1 CAN_IER_FMPIE1_Msk /*!<FIFO Message Pending Interrupt Enable */
  2038. #define CAN_IER_FFIE1_Pos (5U)
  2039. #define CAN_IER_FFIE1_Msk (0x1U << CAN_IER_FFIE1_Pos) /*!< 0x00000020 */
  2040. #define CAN_IER_FFIE1 CAN_IER_FFIE1_Msk /*!<FIFO Full Interrupt Enable */
  2041. #define CAN_IER_FOVIE1_Pos (6U)
  2042. #define CAN_IER_FOVIE1_Msk (0x1U << CAN_IER_FOVIE1_Pos) /*!< 0x00000040 */
  2043. #define CAN_IER_FOVIE1 CAN_IER_FOVIE1_Msk /*!<FIFO Overrun Interrupt Enable */
  2044. #define CAN_IER_EWGIE_Pos (8U)
  2045. #define CAN_IER_EWGIE_Msk (0x1U << CAN_IER_EWGIE_Pos) /*!< 0x00000100 */
  2046. #define CAN_IER_EWGIE CAN_IER_EWGIE_Msk /*!<Error Warning Interrupt Enable */
  2047. #define CAN_IER_EPVIE_Pos (9U)
  2048. #define CAN_IER_EPVIE_Msk (0x1U << CAN_IER_EPVIE_Pos) /*!< 0x00000200 */
  2049. #define CAN_IER_EPVIE CAN_IER_EPVIE_Msk /*!<Error Passive Interrupt Enable */
  2050. #define CAN_IER_BOFIE_Pos (10U)
  2051. #define CAN_IER_BOFIE_Msk (0x1U << CAN_IER_BOFIE_Pos) /*!< 0x00000400 */
  2052. #define CAN_IER_BOFIE CAN_IER_BOFIE_Msk /*!<Bus-Off Interrupt Enable */
  2053. #define CAN_IER_LECIE_Pos (11U)
  2054. #define CAN_IER_LECIE_Msk (0x1U << CAN_IER_LECIE_Pos) /*!< 0x00000800 */
  2055. #define CAN_IER_LECIE CAN_IER_LECIE_Msk /*!<Last Error Code Interrupt Enable */
  2056. #define CAN_IER_ERRIE_Pos (15U)
  2057. #define CAN_IER_ERRIE_Msk (0x1U << CAN_IER_ERRIE_Pos) /*!< 0x00008000 */
  2058. #define CAN_IER_ERRIE CAN_IER_ERRIE_Msk /*!<Error Interrupt Enable */
  2059. #define CAN_IER_WKUIE_Pos (16U)
  2060. #define CAN_IER_WKUIE_Msk (0x1U << CAN_IER_WKUIE_Pos) /*!< 0x00010000 */
  2061. #define CAN_IER_WKUIE CAN_IER_WKUIE_Msk /*!<Wakeup Interrupt Enable */
  2062. #define CAN_IER_SLKIE_Pos (17U)
  2063. #define CAN_IER_SLKIE_Msk (0x1U << CAN_IER_SLKIE_Pos) /*!< 0x00020000 */
  2064. #define CAN_IER_SLKIE CAN_IER_SLKIE_Msk /*!<Sleep Interrupt Enable */
  2065. /******************** Bit definition for CAN_ESR register *******************/
  2066. #define CAN_ESR_EWGF_Pos (0U)
  2067. #define CAN_ESR_EWGF_Msk (0x1U << CAN_ESR_EWGF_Pos) /*!< 0x00000001 */
  2068. #define CAN_ESR_EWGF CAN_ESR_EWGF_Msk /*!<Error Warning Flag */
  2069. #define CAN_ESR_EPVF_Pos (1U)
  2070. #define CAN_ESR_EPVF_Msk (0x1U << CAN_ESR_EPVF_Pos) /*!< 0x00000002 */
  2071. #define CAN_ESR_EPVF CAN_ESR_EPVF_Msk /*!<Error Passive Flag */
  2072. #define CAN_ESR_BOFF_Pos (2U)
  2073. #define CAN_ESR_BOFF_Msk (0x1U << CAN_ESR_BOFF_Pos) /*!< 0x00000004 */
  2074. #define CAN_ESR_BOFF CAN_ESR_BOFF_Msk /*!<Bus-Off Flag */
  2075. #define CAN_ESR_LEC_Pos (4U)
  2076. #define CAN_ESR_LEC_Msk (0x7U << CAN_ESR_LEC_Pos) /*!< 0x00000070 */
  2077. #define CAN_ESR_LEC CAN_ESR_LEC_Msk /*!<LEC[2:0] bits (Last Error Code) */
  2078. #define CAN_ESR_LEC_0 (0x1U << CAN_ESR_LEC_Pos) /*!< 0x00000010 */
  2079. #define CAN_ESR_LEC_1 (0x2U << CAN_ESR_LEC_Pos) /*!< 0x00000020 */
  2080. #define CAN_ESR_LEC_2 (0x4U << CAN_ESR_LEC_Pos) /*!< 0x00000040 */
  2081. #define CAN_ESR_TEC_Pos (16U)
  2082. #define CAN_ESR_TEC_Msk (0xFFU << CAN_ESR_TEC_Pos) /*!< 0x00FF0000 */
  2083. #define CAN_ESR_TEC CAN_ESR_TEC_Msk /*!<Least significant byte of the 9-bit Transmit Error Counter */
  2084. #define CAN_ESR_REC_Pos (24U)
  2085. #define CAN_ESR_REC_Msk (0xFFU << CAN_ESR_REC_Pos) /*!< 0xFF000000 */
  2086. #define CAN_ESR_REC CAN_ESR_REC_Msk /*!<Receive Error Counter */
  2087. /******************* Bit definition for CAN_BTR register ********************/
  2088. #define CAN_BTR_BRP_Pos (0U)
  2089. #define CAN_BTR_BRP_Msk (0x3FFU << CAN_BTR_BRP_Pos) /*!< 0x000003FF */
  2090. #define CAN_BTR_BRP CAN_BTR_BRP_Msk /*!<Baud Rate Prescaler */
  2091. #define CAN_BTR_TS1_Pos (16U)
  2092. #define CAN_BTR_TS1_Msk (0xFU << CAN_BTR_TS1_Pos) /*!< 0x000F0000 */
  2093. #define CAN_BTR_TS1 CAN_BTR_TS1_Msk /*!<Time Segment 1 */
  2094. #define CAN_BTR_TS1_0 (0x1U << CAN_BTR_TS1_Pos) /*!< 0x00010000 */
  2095. #define CAN_BTR_TS1_1 (0x2U << CAN_BTR_TS1_Pos) /*!< 0x00020000 */
  2096. #define CAN_BTR_TS1_2 (0x4U << CAN_BTR_TS1_Pos) /*!< 0x00040000 */
  2097. #define CAN_BTR_TS1_3 (0x8U << CAN_BTR_TS1_Pos) /*!< 0x00080000 */
  2098. #define CAN_BTR_TS2_Pos (20U)
  2099. #define CAN_BTR_TS2_Msk (0x7U << CAN_BTR_TS2_Pos) /*!< 0x00700000 */
  2100. #define CAN_BTR_TS2 CAN_BTR_TS2_Msk /*!<Time Segment 2 */
  2101. #define CAN_BTR_TS2_0 (0x1U << CAN_BTR_TS2_Pos) /*!< 0x00100000 */
  2102. #define CAN_BTR_TS2_1 (0x2U << CAN_BTR_TS2_Pos) /*!< 0x00200000 */
  2103. #define CAN_BTR_TS2_2 (0x4U << CAN_BTR_TS2_Pos) /*!< 0x00400000 */
  2104. #define CAN_BTR_SJW_Pos (24U)
  2105. #define CAN_BTR_SJW_Msk (0x3U << CAN_BTR_SJW_Pos) /*!< 0x03000000 */
  2106. #define CAN_BTR_SJW CAN_BTR_SJW_Msk /*!<Resynchronization Jump Width */
  2107. #define CAN_BTR_SJW_0 (0x1U << CAN_BTR_SJW_Pos) /*!< 0x01000000 */
  2108. #define CAN_BTR_SJW_1 (0x2U << CAN_BTR_SJW_Pos) /*!< 0x02000000 */
  2109. #define CAN_BTR_LBKM_Pos (30U)
  2110. #define CAN_BTR_LBKM_Msk (0x1U << CAN_BTR_LBKM_Pos) /*!< 0x40000000 */
  2111. #define CAN_BTR_LBKM CAN_BTR_LBKM_Msk /*!<Loop Back Mode (Debug) */
  2112. #define CAN_BTR_SILM_Pos (31U)
  2113. #define CAN_BTR_SILM_Msk (0x1U << CAN_BTR_SILM_Pos) /*!< 0x80000000 */
  2114. #define CAN_BTR_SILM CAN_BTR_SILM_Msk /*!<Silent Mode */
  2115. /*!<Mailbox registers */
  2116. /****************** Bit definition for CAN_TI0R register ********************/
  2117. #define CAN_TI0R_TXRQ_Pos (0U)
  2118. #define CAN_TI0R_TXRQ_Msk (0x1U << CAN_TI0R_TXRQ_Pos) /*!< 0x00000001 */
  2119. #define CAN_TI0R_TXRQ CAN_TI0R_TXRQ_Msk /*!<Transmit Mailbox Request */
  2120. #define CAN_TI0R_RTR_Pos (1U)
  2121. #define CAN_TI0R_RTR_Msk (0x1U << CAN_TI0R_RTR_Pos) /*!< 0x00000002 */
  2122. #define CAN_TI0R_RTR CAN_TI0R_RTR_Msk /*!<Remote Transmission Request */
  2123. #define CAN_TI0R_IDE_Pos (2U)
  2124. #define CAN_TI0R_IDE_Msk (0x1U << CAN_TI0R_IDE_Pos) /*!< 0x00000004 */
  2125. #define CAN_TI0R_IDE CAN_TI0R_IDE_Msk /*!<Identifier Extension */
  2126. #define CAN_TI0R_EXID_Pos (3U)
  2127. #define CAN_TI0R_EXID_Msk (0x3FFFFU << CAN_TI0R_EXID_Pos) /*!< 0x001FFFF8 */
  2128. #define CAN_TI0R_EXID CAN_TI0R_EXID_Msk /*!<Extended Identifier */
  2129. #define CAN_TI0R_STID_Pos (21U)
  2130. #define CAN_TI0R_STID_Msk (0x7FFU << CAN_TI0R_STID_Pos) /*!< 0xFFE00000 */
  2131. #define CAN_TI0R_STID CAN_TI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */
  2132. /****************** Bit definition for CAN_TDT0R register *******************/
  2133. #define CAN_TDT0R_DLC_Pos (0U)
  2134. #define CAN_TDT0R_DLC_Msk (0xFU << CAN_TDT0R_DLC_Pos) /*!< 0x0000000F */
  2135. #define CAN_TDT0R_DLC CAN_TDT0R_DLC_Msk /*!<Data Length Code */
  2136. #define CAN_TDT0R_TGT_Pos (8U)
  2137. #define CAN_TDT0R_TGT_Msk (0x1U << CAN_TDT0R_TGT_Pos) /*!< 0x00000100 */
  2138. #define CAN_TDT0R_TGT CAN_TDT0R_TGT_Msk /*!<Transmit Global Time */
  2139. #define CAN_TDT0R_TIME_Pos (16U)
  2140. #define CAN_TDT0R_TIME_Msk (0xFFFFU << CAN_TDT0R_TIME_Pos) /*!< 0xFFFF0000 */
  2141. #define CAN_TDT0R_TIME CAN_TDT0R_TIME_Msk /*!<Message Time Stamp */
  2142. /****************** Bit definition for CAN_TDL0R register *******************/
  2143. #define CAN_TDL0R_DATA0_Pos (0U)
  2144. #define CAN_TDL0R_DATA0_Msk (0xFFU << CAN_TDL0R_DATA0_Pos) /*!< 0x000000FF */
  2145. #define CAN_TDL0R_DATA0 CAN_TDL0R_DATA0_Msk /*!<Data byte 0 */
  2146. #define CAN_TDL0R_DATA1_Pos (8U)
  2147. #define CAN_TDL0R_DATA1_Msk (0xFFU << CAN_TDL0R_DATA1_Pos) /*!< 0x0000FF00 */
  2148. #define CAN_TDL0R_DATA1 CAN_TDL0R_DATA1_Msk /*!<Data byte 1 */
  2149. #define CAN_TDL0R_DATA2_Pos (16U)
  2150. #define CAN_TDL0R_DATA2_Msk (0xFFU << CAN_TDL0R_DATA2_Pos) /*!< 0x00FF0000 */
  2151. #define CAN_TDL0R_DATA2 CAN_TDL0R_DATA2_Msk /*!<Data byte 2 */
  2152. #define CAN_TDL0R_DATA3_Pos (24U)
  2153. #define CAN_TDL0R_DATA3_Msk (0xFFU << CAN_TDL0R_DATA3_Pos) /*!< 0xFF000000 */
  2154. #define CAN_TDL0R_DATA3 CAN_TDL0R_DATA3_Msk /*!<Data byte 3 */
  2155. /****************** Bit definition for CAN_TDH0R register *******************/
  2156. #define CAN_TDH0R_DATA4_Pos (0U)
  2157. #define CAN_TDH0R_DATA4_Msk (0xFFU << CAN_TDH0R_DATA4_Pos) /*!< 0x000000FF */
  2158. #define CAN_TDH0R_DATA4 CAN_TDH0R_DATA4_Msk /*!<Data byte 4 */
  2159. #define CAN_TDH0R_DATA5_Pos (8U)
  2160. #define CAN_TDH0R_DATA5_Msk (0xFFU << CAN_TDH0R_DATA5_Pos) /*!< 0x0000FF00 */
  2161. #define CAN_TDH0R_DATA5 CAN_TDH0R_DATA5_Msk /*!<Data byte 5 */
  2162. #define CAN_TDH0R_DATA6_Pos (16U)
  2163. #define CAN_TDH0R_DATA6_Msk (0xFFU << CAN_TDH0R_DATA6_Pos) /*!< 0x00FF0000 */
  2164. #define CAN_TDH0R_DATA6 CAN_TDH0R_DATA6_Msk /*!<Data byte 6 */
  2165. #define CAN_TDH0R_DATA7_Pos (24U)
  2166. #define CAN_TDH0R_DATA7_Msk (0xFFU << CAN_TDH0R_DATA7_Pos) /*!< 0xFF000000 */
  2167. #define CAN_TDH0R_DATA7 CAN_TDH0R_DATA7_Msk /*!<Data byte 7 */
  2168. /******************* Bit definition for CAN_TI1R register *******************/
  2169. #define CAN_TI1R_TXRQ_Pos (0U)
  2170. #define CAN_TI1R_TXRQ_Msk (0x1U << CAN_TI1R_TXRQ_Pos) /*!< 0x00000001 */
  2171. #define CAN_TI1R_TXRQ CAN_TI1R_TXRQ_Msk /*!<Transmit Mailbox Request */
  2172. #define CAN_TI1R_RTR_Pos (1U)
  2173. #define CAN_TI1R_RTR_Msk (0x1U << CAN_TI1R_RTR_Pos) /*!< 0x00000002 */
  2174. #define CAN_TI1R_RTR CAN_TI1R_RTR_Msk /*!<Remote Transmission Request */
  2175. #define CAN_TI1R_IDE_Pos (2U)
  2176. #define CAN_TI1R_IDE_Msk (0x1U << CAN_TI1R_IDE_Pos) /*!< 0x00000004 */
  2177. #define CAN_TI1R_IDE CAN_TI1R_IDE_Msk /*!<Identifier Extension */
  2178. #define CAN_TI1R_EXID_Pos (3U)
  2179. #define CAN_TI1R_EXID_Msk (0x3FFFFU << CAN_TI1R_EXID_Pos) /*!< 0x001FFFF8 */
  2180. #define CAN_TI1R_EXID CAN_TI1R_EXID_Msk /*!<Extended Identifier */
  2181. #define CAN_TI1R_STID_Pos (21U)
  2182. #define CAN_TI1R_STID_Msk (0x7FFU << CAN_TI1R_STID_Pos) /*!< 0xFFE00000 */
  2183. #define CAN_TI1R_STID CAN_TI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */
  2184. /******************* Bit definition for CAN_TDT1R register ******************/
  2185. #define CAN_TDT1R_DLC_Pos (0U)
  2186. #define CAN_TDT1R_DLC_Msk (0xFU << CAN_TDT1R_DLC_Pos) /*!< 0x0000000F */
  2187. #define CAN_TDT1R_DLC CAN_TDT1R_DLC_Msk /*!<Data Length Code */
  2188. #define CAN_TDT1R_TGT_Pos (8U)
  2189. #define CAN_TDT1R_TGT_Msk (0x1U << CAN_TDT1R_TGT_Pos) /*!< 0x00000100 */
  2190. #define CAN_TDT1R_TGT CAN_TDT1R_TGT_Msk /*!<Transmit Global Time */
  2191. #define CAN_TDT1R_TIME_Pos (16U)
  2192. #define CAN_TDT1R_TIME_Msk (0xFFFFU << CAN_TDT1R_TIME_Pos) /*!< 0xFFFF0000 */
  2193. #define CAN_TDT1R_TIME CAN_TDT1R_TIME_Msk /*!<Message Time Stamp */
  2194. /******************* Bit definition for CAN_TDL1R register ******************/
  2195. #define CAN_TDL1R_DATA0_Pos (0U)
  2196. #define CAN_TDL1R_DATA0_Msk (0xFFU << CAN_TDL1R_DATA0_Pos) /*!< 0x000000FF */
  2197. #define CAN_TDL1R_DATA0 CAN_TDL1R_DATA0_Msk /*!<Data byte 0 */
  2198. #define CAN_TDL1R_DATA1_Pos (8U)
  2199. #define CAN_TDL1R_DATA1_Msk (0xFFU << CAN_TDL1R_DATA1_Pos) /*!< 0x0000FF00 */
  2200. #define CAN_TDL1R_DATA1 CAN_TDL1R_DATA1_Msk /*!<Data byte 1 */
  2201. #define CAN_TDL1R_DATA2_Pos (16U)
  2202. #define CAN_TDL1R_DATA2_Msk (0xFFU << CAN_TDL1R_DATA2_Pos) /*!< 0x00FF0000 */
  2203. #define CAN_TDL1R_DATA2 CAN_TDL1R_DATA2_Msk /*!<Data byte 2 */
  2204. #define CAN_TDL1R_DATA3_Pos (24U)
  2205. #define CAN_TDL1R_DATA3_Msk (0xFFU << CAN_TDL1R_DATA3_Pos) /*!< 0xFF000000 */
  2206. #define CAN_TDL1R_DATA3 CAN_TDL1R_DATA3_Msk /*!<Data byte 3 */
  2207. /******************* Bit definition for CAN_TDH1R register ******************/
  2208. #define CAN_TDH1R_DATA4_Pos (0U)
  2209. #define CAN_TDH1R_DATA4_Msk (0xFFU << CAN_TDH1R_DATA4_Pos) /*!< 0x000000FF */
  2210. #define CAN_TDH1R_DATA4 CAN_TDH1R_DATA4_Msk /*!<Data byte 4 */
  2211. #define CAN_TDH1R_DATA5_Pos (8U)
  2212. #define CAN_TDH1R_DATA5_Msk (0xFFU << CAN_TDH1R_DATA5_Pos) /*!< 0x0000FF00 */
  2213. #define CAN_TDH1R_DATA5 CAN_TDH1R_DATA5_Msk /*!<Data byte 5 */
  2214. #define CAN_TDH1R_DATA6_Pos (16U)
  2215. #define CAN_TDH1R_DATA6_Msk (0xFFU << CAN_TDH1R_DATA6_Pos) /*!< 0x00FF0000 */
  2216. #define CAN_TDH1R_DATA6 CAN_TDH1R_DATA6_Msk /*!<Data byte 6 */
  2217. #define CAN_TDH1R_DATA7_Pos (24U)
  2218. #define CAN_TDH1R_DATA7_Msk (0xFFU << CAN_TDH1R_DATA7_Pos) /*!< 0xFF000000 */
  2219. #define CAN_TDH1R_DATA7 CAN_TDH1R_DATA7_Msk /*!<Data byte 7 */
  2220. /******************* Bit definition for CAN_TI2R register *******************/
  2221. #define CAN_TI2R_TXRQ_Pos (0U)
  2222. #define CAN_TI2R_TXRQ_Msk (0x1U << CAN_TI2R_TXRQ_Pos) /*!< 0x00000001 */
  2223. #define CAN_TI2R_TXRQ CAN_TI2R_TXRQ_Msk /*!<Transmit Mailbox Request */
  2224. #define CAN_TI2R_RTR_Pos (1U)
  2225. #define CAN_TI2R_RTR_Msk (0x1U << CAN_TI2R_RTR_Pos) /*!< 0x00000002 */
  2226. #define CAN_TI2R_RTR CAN_TI2R_RTR_Msk /*!<Remote Transmission Request */
  2227. #define CAN_TI2R_IDE_Pos (2U)
  2228. #define CAN_TI2R_IDE_Msk (0x1U << CAN_TI2R_IDE_Pos) /*!< 0x00000004 */
  2229. #define CAN_TI2R_IDE CAN_TI2R_IDE_Msk /*!<Identifier Extension */
  2230. #define CAN_TI2R_EXID_Pos (3U)
  2231. #define CAN_TI2R_EXID_Msk (0x3FFFFU << CAN_TI2R_EXID_Pos) /*!< 0x001FFFF8 */
  2232. #define CAN_TI2R_EXID CAN_TI2R_EXID_Msk /*!<Extended identifier */
  2233. #define CAN_TI2R_STID_Pos (21U)
  2234. #define CAN_TI2R_STID_Msk (0x7FFU << CAN_TI2R_STID_Pos) /*!< 0xFFE00000 */
  2235. #define CAN_TI2R_STID CAN_TI2R_STID_Msk /*!<Standard Identifier or Extended Identifier */
  2236. /******************* Bit definition for CAN_TDT2R register ******************/
  2237. #define CAN_TDT2R_DLC_Pos (0U)
  2238. #define CAN_TDT2R_DLC_Msk (0xFU << CAN_TDT2R_DLC_Pos) /*!< 0x0000000F */
  2239. #define CAN_TDT2R_DLC CAN_TDT2R_DLC_Msk /*!<Data Length Code */
  2240. #define CAN_TDT2R_TGT_Pos (8U)
  2241. #define CAN_TDT2R_TGT_Msk (0x1U << CAN_TDT2R_TGT_Pos) /*!< 0x00000100 */
  2242. #define CAN_TDT2R_TGT CAN_TDT2R_TGT_Msk /*!<Transmit Global Time */
  2243. #define CAN_TDT2R_TIME_Pos (16U)
  2244. #define CAN_TDT2R_TIME_Msk (0xFFFFU << CAN_TDT2R_TIME_Pos) /*!< 0xFFFF0000 */
  2245. #define CAN_TDT2R_TIME CAN_TDT2R_TIME_Msk /*!<Message Time Stamp */
  2246. /******************* Bit definition for CAN_TDL2R register ******************/
  2247. #define CAN_TDL2R_DATA0_Pos (0U)
  2248. #define CAN_TDL2R_DATA0_Msk (0xFFU << CAN_TDL2R_DATA0_Pos) /*!< 0x000000FF */
  2249. #define CAN_TDL2R_DATA0 CAN_TDL2R_DATA0_Msk /*!<Data byte 0 */
  2250. #define CAN_TDL2R_DATA1_Pos (8U)
  2251. #define CAN_TDL2R_DATA1_Msk (0xFFU << CAN_TDL2R_DATA1_Pos) /*!< 0x0000FF00 */
  2252. #define CAN_TDL2R_DATA1 CAN_TDL2R_DATA1_Msk /*!<Data byte 1 */
  2253. #define CAN_TDL2R_DATA2_Pos (16U)
  2254. #define CAN_TDL2R_DATA2_Msk (0xFFU << CAN_TDL2R_DATA2_Pos) /*!< 0x00FF0000 */
  2255. #define CAN_TDL2R_DATA2 CAN_TDL2R_DATA2_Msk /*!<Data byte 2 */
  2256. #define CAN_TDL2R_DATA3_Pos (24U)
  2257. #define CAN_TDL2R_DATA3_Msk (0xFFU << CAN_TDL2R_DATA3_Pos) /*!< 0xFF000000 */
  2258. #define CAN_TDL2R_DATA3 CAN_TDL2R_DATA3_Msk /*!<Data byte 3 */
  2259. /******************* Bit definition for CAN_TDH2R register ******************/
  2260. #define CAN_TDH2R_DATA4_Pos (0U)
  2261. #define CAN_TDH2R_DATA4_Msk (0xFFU << CAN_TDH2R_DATA4_Pos) /*!< 0x000000FF */
  2262. #define CAN_TDH2R_DATA4 CAN_TDH2R_DATA4_Msk /*!<Data byte 4 */
  2263. #define CAN_TDH2R_DATA5_Pos (8U)
  2264. #define CAN_TDH2R_DATA5_Msk (0xFFU << CAN_TDH2R_DATA5_Pos) /*!< 0x0000FF00 */
  2265. #define CAN_TDH2R_DATA5 CAN_TDH2R_DATA5_Msk /*!<Data byte 5 */
  2266. #define CAN_TDH2R_DATA6_Pos (16U)
  2267. #define CAN_TDH2R_DATA6_Msk (0xFFU << CAN_TDH2R_DATA6_Pos) /*!< 0x00FF0000 */
  2268. #define CAN_TDH2R_DATA6 CAN_TDH2R_DATA6_Msk /*!<Data byte 6 */
  2269. #define CAN_TDH2R_DATA7_Pos (24U)
  2270. #define CAN_TDH2R_DATA7_Msk (0xFFU << CAN_TDH2R_DATA7_Pos) /*!< 0xFF000000 */
  2271. #define CAN_TDH2R_DATA7 CAN_TDH2R_DATA7_Msk /*!<Data byte 7 */
  2272. /******************* Bit definition for CAN_RI0R register *******************/
  2273. #define CAN_RI0R_RTR_Pos (1U)
  2274. #define CAN_RI0R_RTR_Msk (0x1U << CAN_RI0R_RTR_Pos) /*!< 0x00000002 */
  2275. #define CAN_RI0R_RTR CAN_RI0R_RTR_Msk /*!<Remote Transmission Request */
  2276. #define CAN_RI0R_IDE_Pos (2U)
  2277. #define CAN_RI0R_IDE_Msk (0x1U << CAN_RI0R_IDE_Pos) /*!< 0x00000004 */
  2278. #define CAN_RI0R_IDE CAN_RI0R_IDE_Msk /*!<Identifier Extension */
  2279. #define CAN_RI0R_EXID_Pos (3U)
  2280. #define CAN_RI0R_EXID_Msk (0x3FFFFU << CAN_RI0R_EXID_Pos) /*!< 0x001FFFF8 */
  2281. #define CAN_RI0R_EXID CAN_RI0R_EXID_Msk /*!<Extended Identifier */
  2282. #define CAN_RI0R_STID_Pos (21U)
  2283. #define CAN_RI0R_STID_Msk (0x7FFU << CAN_RI0R_STID_Pos) /*!< 0xFFE00000 */
  2284. #define CAN_RI0R_STID CAN_RI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */
  2285. /******************* Bit definition for CAN_RDT0R register ******************/
  2286. #define CAN_RDT0R_DLC_Pos (0U)
  2287. #define CAN_RDT0R_DLC_Msk (0xFU << CAN_RDT0R_DLC_Pos) /*!< 0x0000000F */
  2288. #define CAN_RDT0R_DLC CAN_RDT0R_DLC_Msk /*!<Data Length Code */
  2289. #define CAN_RDT0R_FMI_Pos (8U)
  2290. #define CAN_RDT0R_FMI_Msk (0xFFU << CAN_RDT0R_FMI_Pos) /*!< 0x0000FF00 */
  2291. #define CAN_RDT0R_FMI CAN_RDT0R_FMI_Msk /*!<Filter Match Index */
  2292. #define CAN_RDT0R_TIME_Pos (16U)
  2293. #define CAN_RDT0R_TIME_Msk (0xFFFFU << CAN_RDT0R_TIME_Pos) /*!< 0xFFFF0000 */
  2294. #define CAN_RDT0R_TIME CAN_RDT0R_TIME_Msk /*!<Message Time Stamp */
  2295. /******************* Bit definition for CAN_RDL0R register ******************/
  2296. #define CAN_RDL0R_DATA0_Pos (0U)
  2297. #define CAN_RDL0R_DATA0_Msk (0xFFU << CAN_RDL0R_DATA0_Pos) /*!< 0x000000FF */
  2298. #define CAN_RDL0R_DATA0 CAN_RDL0R_DATA0_Msk /*!<Data byte 0 */
  2299. #define CAN_RDL0R_DATA1_Pos (8U)
  2300. #define CAN_RDL0R_DATA1_Msk (0xFFU << CAN_RDL0R_DATA1_Pos) /*!< 0x0000FF00 */
  2301. #define CAN_RDL0R_DATA1 CAN_RDL0R_DATA1_Msk /*!<Data byte 1 */
  2302. #define CAN_RDL0R_DATA2_Pos (16U)
  2303. #define CAN_RDL0R_DATA2_Msk (0xFFU << CAN_RDL0R_DATA2_Pos) /*!< 0x00FF0000 */
  2304. #define CAN_RDL0R_DATA2 CAN_RDL0R_DATA2_Msk /*!<Data byte 2 */
  2305. #define CAN_RDL0R_DATA3_Pos (24U)
  2306. #define CAN_RDL0R_DATA3_Msk (0xFFU << CAN_RDL0R_DATA3_Pos) /*!< 0xFF000000 */
  2307. #define CAN_RDL0R_DATA3 CAN_RDL0R_DATA3_Msk /*!<Data byte 3 */
  2308. /******************* Bit definition for CAN_RDH0R register ******************/
  2309. #define CAN_RDH0R_DATA4_Pos (0U)
  2310. #define CAN_RDH0R_DATA4_Msk (0xFFU << CAN_RDH0R_DATA4_Pos) /*!< 0x000000FF */
  2311. #define CAN_RDH0R_DATA4 CAN_RDH0R_DATA4_Msk /*!<Data byte 4 */
  2312. #define CAN_RDH0R_DATA5_Pos (8U)
  2313. #define CAN_RDH0R_DATA5_Msk (0xFFU << CAN_RDH0R_DATA5_Pos) /*!< 0x0000FF00 */
  2314. #define CAN_RDH0R_DATA5 CAN_RDH0R_DATA5_Msk /*!<Data byte 5 */
  2315. #define CAN_RDH0R_DATA6_Pos (16U)
  2316. #define CAN_RDH0R_DATA6_Msk (0xFFU << CAN_RDH0R_DATA6_Pos) /*!< 0x00FF0000 */
  2317. #define CAN_RDH0R_DATA6 CAN_RDH0R_DATA6_Msk /*!<Data byte 6 */
  2318. #define CAN_RDH0R_DATA7_Pos (24U)
  2319. #define CAN_RDH0R_DATA7_Msk (0xFFU << CAN_RDH0R_DATA7_Pos) /*!< 0xFF000000 */
  2320. #define CAN_RDH0R_DATA7 CAN_RDH0R_DATA7_Msk /*!<Data byte 7 */
  2321. /******************* Bit definition for CAN_RI1R register *******************/
  2322. #define CAN_RI1R_RTR_Pos (1U)
  2323. #define CAN_RI1R_RTR_Msk (0x1U << CAN_RI1R_RTR_Pos) /*!< 0x00000002 */
  2324. #define CAN_RI1R_RTR CAN_RI1R_RTR_Msk /*!<Remote Transmission Request */
  2325. #define CAN_RI1R_IDE_Pos (2U)
  2326. #define CAN_RI1R_IDE_Msk (0x1U << CAN_RI1R_IDE_Pos) /*!< 0x00000004 */
  2327. #define CAN_RI1R_IDE CAN_RI1R_IDE_Msk /*!<Identifier Extension */
  2328. #define CAN_RI1R_EXID_Pos (3U)
  2329. #define CAN_RI1R_EXID_Msk (0x3FFFFU << CAN_RI1R_EXID_Pos) /*!< 0x001FFFF8 */
  2330. #define CAN_RI1R_EXID CAN_RI1R_EXID_Msk /*!<Extended identifier */
  2331. #define CAN_RI1R_STID_Pos (21U)
  2332. #define CAN_RI1R_STID_Msk (0x7FFU << CAN_RI1R_STID_Pos) /*!< 0xFFE00000 */
  2333. #define CAN_RI1R_STID CAN_RI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */
  2334. /******************* Bit definition for CAN_RDT1R register ******************/
  2335. #define CAN_RDT1R_DLC_Pos (0U)
  2336. #define CAN_RDT1R_DLC_Msk (0xFU << CAN_RDT1R_DLC_Pos) /*!< 0x0000000F */
  2337. #define CAN_RDT1R_DLC CAN_RDT1R_DLC_Msk /*!<Data Length Code */
  2338. #define CAN_RDT1R_FMI_Pos (8U)
  2339. #define CAN_RDT1R_FMI_Msk (0xFFU << CAN_RDT1R_FMI_Pos) /*!< 0x0000FF00 */
  2340. #define CAN_RDT1R_FMI CAN_RDT1R_FMI_Msk /*!<Filter Match Index */
  2341. #define CAN_RDT1R_TIME_Pos (16U)
  2342. #define CAN_RDT1R_TIME_Msk (0xFFFFU << CAN_RDT1R_TIME_Pos) /*!< 0xFFFF0000 */
  2343. #define CAN_RDT1R_TIME CAN_RDT1R_TIME_Msk /*!<Message Time Stamp */
  2344. /******************* Bit definition for CAN_RDL1R register ******************/
  2345. #define CAN_RDL1R_DATA0_Pos (0U)
  2346. #define CAN_RDL1R_DATA0_Msk (0xFFU << CAN_RDL1R_DATA0_Pos) /*!< 0x000000FF */
  2347. #define CAN_RDL1R_DATA0 CAN_RDL1R_DATA0_Msk /*!<Data byte 0 */
  2348. #define CAN_RDL1R_DATA1_Pos (8U)
  2349. #define CAN_RDL1R_DATA1_Msk (0xFFU << CAN_RDL1R_DATA1_Pos) /*!< 0x0000FF00 */
  2350. #define CAN_RDL1R_DATA1 CAN_RDL1R_DATA1_Msk /*!<Data byte 1 */
  2351. #define CAN_RDL1R_DATA2_Pos (16U)
  2352. #define CAN_RDL1R_DATA2_Msk (0xFFU << CAN_RDL1R_DATA2_Pos) /*!< 0x00FF0000 */
  2353. #define CAN_RDL1R_DATA2 CAN_RDL1R_DATA2_Msk /*!<Data byte 2 */
  2354. #define CAN_RDL1R_DATA3_Pos (24U)
  2355. #define CAN_RDL1R_DATA3_Msk (0xFFU << CAN_RDL1R_DATA3_Pos) /*!< 0xFF000000 */
  2356. #define CAN_RDL1R_DATA3 CAN_RDL1R_DATA3_Msk /*!<Data byte 3 */
  2357. /******************* Bit definition for CAN_RDH1R register ******************/
  2358. #define CAN_RDH1R_DATA4_Pos (0U)
  2359. #define CAN_RDH1R_DATA4_Msk (0xFFU << CAN_RDH1R_DATA4_Pos) /*!< 0x000000FF */
  2360. #define CAN_RDH1R_DATA4 CAN_RDH1R_DATA4_Msk /*!<Data byte 4 */
  2361. #define CAN_RDH1R_DATA5_Pos (8U)
  2362. #define CAN_RDH1R_DATA5_Msk (0xFFU << CAN_RDH1R_DATA5_Pos) /*!< 0x0000FF00 */
  2363. #define CAN_RDH1R_DATA5 CAN_RDH1R_DATA5_Msk /*!<Data byte 5 */
  2364. #define CAN_RDH1R_DATA6_Pos (16U)
  2365. #define CAN_RDH1R_DATA6_Msk (0xFFU << CAN_RDH1R_DATA6_Pos) /*!< 0x00FF0000 */
  2366. #define CAN_RDH1R_DATA6 CAN_RDH1R_DATA6_Msk /*!<Data byte 6 */
  2367. #define CAN_RDH1R_DATA7_Pos (24U)
  2368. #define CAN_RDH1R_DATA7_Msk (0xFFU << CAN_RDH1R_DATA7_Pos) /*!< 0xFF000000 */
  2369. #define CAN_RDH1R_DATA7 CAN_RDH1R_DATA7_Msk /*!<Data byte 7 */
  2370. /*!<CAN filter registers */
  2371. /******************* Bit definition for CAN_FMR register ********************/
  2372. #define CAN_FMR_FINIT ((uint8_t)0x01U) /*!<Filter Init Mode */
  2373. #define CAN_FMR_CAN2SB_Pos (8U)
  2374. #define CAN_FMR_CAN2SB_Msk (0x3FU << CAN_FMR_CAN2SB_Pos) /*!< 0x00003F00 */
  2375. #define CAN_FMR_CAN2SB CAN_FMR_CAN2SB_Msk /*!<CAN2 start bank */
  2376. /******************* Bit definition for CAN_FM1R register *******************/
  2377. #define CAN_FM1R_FBM_Pos (0U)
  2378. #define CAN_FM1R_FBM_Msk (0x3FFFU << CAN_FM1R_FBM_Pos) /*!< 0x00003FFF */
  2379. #define CAN_FM1R_FBM CAN_FM1R_FBM_Msk /*!<Filter Mode */
  2380. #define CAN_FM1R_FBM0_Pos (0U)
  2381. #define CAN_FM1R_FBM0_Msk (0x1U << CAN_FM1R_FBM0_Pos) /*!< 0x00000001 */
  2382. #define CAN_FM1R_FBM0 CAN_FM1R_FBM0_Msk /*!<Filter Init Mode bit 0 */
  2383. #define CAN_FM1R_FBM1_Pos (1U)
  2384. #define CAN_FM1R_FBM1_Msk (0x1U << CAN_FM1R_FBM1_Pos) /*!< 0x00000002 */
  2385. #define CAN_FM1R_FBM1 CAN_FM1R_FBM1_Msk /*!<Filter Init Mode bit 1 */
  2386. #define CAN_FM1R_FBM2_Pos (2U)
  2387. #define CAN_FM1R_FBM2_Msk (0x1U << CAN_FM1R_FBM2_Pos) /*!< 0x00000004 */
  2388. #define CAN_FM1R_FBM2 CAN_FM1R_FBM2_Msk /*!<Filter Init Mode bit 2 */
  2389. #define CAN_FM1R_FBM3_Pos (3U)
  2390. #define CAN_FM1R_FBM3_Msk (0x1U << CAN_FM1R_FBM3_Pos) /*!< 0x00000008 */
  2391. #define CAN_FM1R_FBM3 CAN_FM1R_FBM3_Msk /*!<Filter Init Mode bit 3 */
  2392. #define CAN_FM1R_FBM4_Pos (4U)
  2393. #define CAN_FM1R_FBM4_Msk (0x1U << CAN_FM1R_FBM4_Pos) /*!< 0x00000010 */
  2394. #define CAN_FM1R_FBM4 CAN_FM1R_FBM4_Msk /*!<Filter Init Mode bit 4 */
  2395. #define CAN_FM1R_FBM5_Pos (5U)
  2396. #define CAN_FM1R_FBM5_Msk (0x1U << CAN_FM1R_FBM5_Pos) /*!< 0x00000020 */
  2397. #define CAN_FM1R_FBM5 CAN_FM1R_FBM5_Msk /*!<Filter Init Mode bit 5 */
  2398. #define CAN_FM1R_FBM6_Pos (6U)
  2399. #define CAN_FM1R_FBM6_Msk (0x1U << CAN_FM1R_FBM6_Pos) /*!< 0x00000040 */
  2400. #define CAN_FM1R_FBM6 CAN_FM1R_FBM6_Msk /*!<Filter Init Mode bit 6 */
  2401. #define CAN_FM1R_FBM7_Pos (7U)
  2402. #define CAN_FM1R_FBM7_Msk (0x1U << CAN_FM1R_FBM7_Pos) /*!< 0x00000080 */
  2403. #define CAN_FM1R_FBM7 CAN_FM1R_FBM7_Msk /*!<Filter Init Mode bit 7 */
  2404. #define CAN_FM1R_FBM8_Pos (8U)
  2405. #define CAN_FM1R_FBM8_Msk (0x1U << CAN_FM1R_FBM8_Pos) /*!< 0x00000100 */
  2406. #define CAN_FM1R_FBM8 CAN_FM1R_FBM8_Msk /*!<Filter Init Mode bit 8 */
  2407. #define CAN_FM1R_FBM9_Pos (9U)
  2408. #define CAN_FM1R_FBM9_Msk (0x1U << CAN_FM1R_FBM9_Pos) /*!< 0x00000200 */
  2409. #define CAN_FM1R_FBM9 CAN_FM1R_FBM9_Msk /*!<Filter Init Mode bit 9 */
  2410. #define CAN_FM1R_FBM10_Pos (10U)
  2411. #define CAN_FM1R_FBM10_Msk (0x1U << CAN_FM1R_FBM10_Pos) /*!< 0x00000400 */
  2412. #define CAN_FM1R_FBM10 CAN_FM1R_FBM10_Msk /*!<Filter Init Mode bit 10 */
  2413. #define CAN_FM1R_FBM11_Pos (11U)
  2414. #define CAN_FM1R_FBM11_Msk (0x1U << CAN_FM1R_FBM11_Pos) /*!< 0x00000800 */
  2415. #define CAN_FM1R_FBM11 CAN_FM1R_FBM11_Msk /*!<Filter Init Mode bit 11 */
  2416. #define CAN_FM1R_FBM12_Pos (12U)
  2417. #define CAN_FM1R_FBM12_Msk (0x1U << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */
  2418. #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!<Filter Init Mode bit 12 */
  2419. #define CAN_FM1R_FBM13_Pos (13U)
  2420. #define CAN_FM1R_FBM13_Msk (0x1U << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */
  2421. #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!<Filter Init Mode bit 13 */
  2422. /******************* Bit definition for CAN_FS1R register *******************/
  2423. #define CAN_FS1R_FSC_Pos (0U)
  2424. #define CAN_FS1R_FSC_Msk (0x3FFFU << CAN_FS1R_FSC_Pos) /*!< 0x00003FFF */
  2425. #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!<Filter Scale Configuration */
  2426. #define CAN_FS1R_FSC0_Pos (0U)
  2427. #define CAN_FS1R_FSC0_Msk (0x1U << CAN_FS1R_FSC0_Pos) /*!< 0x00000001 */
  2428. #define CAN_FS1R_FSC0 CAN_FS1R_FSC0_Msk /*!<Filter Scale Configuration bit 0 */
  2429. #define CAN_FS1R_FSC1_Pos (1U)
  2430. #define CAN_FS1R_FSC1_Msk (0x1U << CAN_FS1R_FSC1_Pos) /*!< 0x00000002 */
  2431. #define CAN_FS1R_FSC1 CAN_FS1R_FSC1_Msk /*!<Filter Scale Configuration bit 1 */
  2432. #define CAN_FS1R_FSC2_Pos (2U)
  2433. #define CAN_FS1R_FSC2_Msk (0x1U << CAN_FS1R_FSC2_Pos) /*!< 0x00000004 */
  2434. #define CAN_FS1R_FSC2 CAN_FS1R_FSC2_Msk /*!<Filter Scale Configuration bit 2 */
  2435. #define CAN_FS1R_FSC3_Pos (3U)
  2436. #define CAN_FS1R_FSC3_Msk (0x1U << CAN_FS1R_FSC3_Pos) /*!< 0x00000008 */
  2437. #define CAN_FS1R_FSC3 CAN_FS1R_FSC3_Msk /*!<Filter Scale Configuration bit 3 */
  2438. #define CAN_FS1R_FSC4_Pos (4U)
  2439. #define CAN_FS1R_FSC4_Msk (0x1U << CAN_FS1R_FSC4_Pos) /*!< 0x00000010 */
  2440. #define CAN_FS1R_FSC4 CAN_FS1R_FSC4_Msk /*!<Filter Scale Configuration bit 4 */
  2441. #define CAN_FS1R_FSC5_Pos (5U)
  2442. #define CAN_FS1R_FSC5_Msk (0x1U << CAN_FS1R_FSC5_Pos) /*!< 0x00000020 */
  2443. #define CAN_FS1R_FSC5 CAN_FS1R_FSC5_Msk /*!<Filter Scale Configuration bit 5 */
  2444. #define CAN_FS1R_FSC6_Pos (6U)
  2445. #define CAN_FS1R_FSC6_Msk (0x1U << CAN_FS1R_FSC6_Pos) /*!< 0x00000040 */
  2446. #define CAN_FS1R_FSC6 CAN_FS1R_FSC6_Msk /*!<Filter Scale Configuration bit 6 */
  2447. #define CAN_FS1R_FSC7_Pos (7U)
  2448. #define CAN_FS1R_FSC7_Msk (0x1U << CAN_FS1R_FSC7_Pos) /*!< 0x00000080 */
  2449. #define CAN_FS1R_FSC7 CAN_FS1R_FSC7_Msk /*!<Filter Scale Configuration bit 7 */
  2450. #define CAN_FS1R_FSC8_Pos (8U)
  2451. #define CAN_FS1R_FSC8_Msk (0x1U << CAN_FS1R_FSC8_Pos) /*!< 0x00000100 */
  2452. #define CAN_FS1R_FSC8 CAN_FS1R_FSC8_Msk /*!<Filter Scale Configuration bit 8 */
  2453. #define CAN_FS1R_FSC9_Pos (9U)
  2454. #define CAN_FS1R_FSC9_Msk (0x1U << CAN_FS1R_FSC9_Pos) /*!< 0x00000200 */
  2455. #define CAN_FS1R_FSC9 CAN_FS1R_FSC9_Msk /*!<Filter Scale Configuration bit 9 */
  2456. #define CAN_FS1R_FSC10_Pos (10U)
  2457. #define CAN_FS1R_FSC10_Msk (0x1U << CAN_FS1R_FSC10_Pos) /*!< 0x00000400 */
  2458. #define CAN_FS1R_FSC10 CAN_FS1R_FSC10_Msk /*!<Filter Scale Configuration bit 10 */
  2459. #define CAN_FS1R_FSC11_Pos (11U)
  2460. #define CAN_FS1R_FSC11_Msk (0x1U << CAN_FS1R_FSC11_Pos) /*!< 0x00000800 */
  2461. #define CAN_FS1R_FSC11 CAN_FS1R_FSC11_Msk /*!<Filter Scale Configuration bit 11 */
  2462. #define CAN_FS1R_FSC12_Pos (12U)
  2463. #define CAN_FS1R_FSC12_Msk (0x1U << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */
  2464. #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!<Filter Scale Configuration bit 12 */
  2465. #define CAN_FS1R_FSC13_Pos (13U)
  2466. #define CAN_FS1R_FSC13_Msk (0x1U << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */
  2467. #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!<Filter Scale Configuration bit 13 */
  2468. /****************** Bit definition for CAN_FFA1R register *******************/
  2469. #define CAN_FFA1R_FFA_Pos (0U)
  2470. #define CAN_FFA1R_FFA_Msk (0x3FFFU << CAN_FFA1R_FFA_Pos) /*!< 0x00003FFF */
  2471. #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!<Filter FIFO Assignment */
  2472. #define CAN_FFA1R_FFA0_Pos (0U)
  2473. #define CAN_FFA1R_FFA0_Msk (0x1U << CAN_FFA1R_FFA0_Pos) /*!< 0x00000001 */
  2474. #define CAN_FFA1R_FFA0 CAN_FFA1R_FFA0_Msk /*!<Filter FIFO Assignment for Filter 0 */
  2475. #define CAN_FFA1R_FFA1_Pos (1U)
  2476. #define CAN_FFA1R_FFA1_Msk (0x1U << CAN_FFA1R_FFA1_Pos) /*!< 0x00000002 */
  2477. #define CAN_FFA1R_FFA1 CAN_FFA1R_FFA1_Msk /*!<Filter FIFO Assignment for Filter 1 */
  2478. #define CAN_FFA1R_FFA2_Pos (2U)
  2479. #define CAN_FFA1R_FFA2_Msk (0x1U << CAN_FFA1R_FFA2_Pos) /*!< 0x00000004 */
  2480. #define CAN_FFA1R_FFA2 CAN_FFA1R_FFA2_Msk /*!<Filter FIFO Assignment for Filter 2 */
  2481. #define CAN_FFA1R_FFA3_Pos (3U)
  2482. #define CAN_FFA1R_FFA3_Msk (0x1U << CAN_FFA1R_FFA3_Pos) /*!< 0x00000008 */
  2483. #define CAN_FFA1R_FFA3 CAN_FFA1R_FFA3_Msk /*!<Filter FIFO Assignment for Filter 3 */
  2484. #define CAN_FFA1R_FFA4_Pos (4U)
  2485. #define CAN_FFA1R_FFA4_Msk (0x1U << CAN_FFA1R_FFA4_Pos) /*!< 0x00000010 */
  2486. #define CAN_FFA1R_FFA4 CAN_FFA1R_FFA4_Msk /*!<Filter FIFO Assignment for Filter 4 */
  2487. #define CAN_FFA1R_FFA5_Pos (5U)
  2488. #define CAN_FFA1R_FFA5_Msk (0x1U << CAN_FFA1R_FFA5_Pos) /*!< 0x00000020 */
  2489. #define CAN_FFA1R_FFA5 CAN_FFA1R_FFA5_Msk /*!<Filter FIFO Assignment for Filter 5 */
  2490. #define CAN_FFA1R_FFA6_Pos (6U)
  2491. #define CAN_FFA1R_FFA6_Msk (0x1U << CAN_FFA1R_FFA6_Pos) /*!< 0x00000040 */
  2492. #define CAN_FFA1R_FFA6 CAN_FFA1R_FFA6_Msk /*!<Filter FIFO Assignment for Filter 6 */
  2493. #define CAN_FFA1R_FFA7_Pos (7U)
  2494. #define CAN_FFA1R_FFA7_Msk (0x1U << CAN_FFA1R_FFA7_Pos) /*!< 0x00000080 */
  2495. #define CAN_FFA1R_FFA7 CAN_FFA1R_FFA7_Msk /*!<Filter FIFO Assignment for Filter 7 */
  2496. #define CAN_FFA1R_FFA8_Pos (8U)
  2497. #define CAN_FFA1R_FFA8_Msk (0x1U << CAN_FFA1R_FFA8_Pos) /*!< 0x00000100 */
  2498. #define CAN_FFA1R_FFA8 CAN_FFA1R_FFA8_Msk /*!<Filter FIFO Assignment for Filter 8 */
  2499. #define CAN_FFA1R_FFA9_Pos (9U)
  2500. #define CAN_FFA1R_FFA9_Msk (0x1U << CAN_FFA1R_FFA9_Pos) /*!< 0x00000200 */
  2501. #define CAN_FFA1R_FFA9 CAN_FFA1R_FFA9_Msk /*!<Filter FIFO Assignment for Filter 9 */
  2502. #define CAN_FFA1R_FFA10_Pos (10U)
  2503. #define CAN_FFA1R_FFA10_Msk (0x1U << CAN_FFA1R_FFA10_Pos) /*!< 0x00000400 */
  2504. #define CAN_FFA1R_FFA10 CAN_FFA1R_FFA10_Msk /*!<Filter FIFO Assignment for Filter 10 */
  2505. #define CAN_FFA1R_FFA11_Pos (11U)
  2506. #define CAN_FFA1R_FFA11_Msk (0x1U << CAN_FFA1R_FFA11_Pos) /*!< 0x00000800 */
  2507. #define CAN_FFA1R_FFA11 CAN_FFA1R_FFA11_Msk /*!<Filter FIFO Assignment for Filter 11 */
  2508. #define CAN_FFA1R_FFA12_Pos (12U)
  2509. #define CAN_FFA1R_FFA12_Msk (0x1U << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */
  2510. #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!<Filter FIFO Assignment for Filter 12 */
  2511. #define CAN_FFA1R_FFA13_Pos (13U)
  2512. #define CAN_FFA1R_FFA13_Msk (0x1U << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */
  2513. #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!<Filter FIFO Assignment for Filter 13 */
  2514. /******************* Bit definition for CAN_FA1R register *******************/
  2515. #define CAN_FA1R_FACT_Pos (0U)
  2516. #define CAN_FA1R_FACT_Msk (0x3FFFU << CAN_FA1R_FACT_Pos) /*!< 0x00003FFF */
  2517. #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!<Filter Active */
  2518. #define CAN_FA1R_FACT0_Pos (0U)
  2519. #define CAN_FA1R_FACT0_Msk (0x1U << CAN_FA1R_FACT0_Pos) /*!< 0x00000001 */
  2520. #define CAN_FA1R_FACT0 CAN_FA1R_FACT0_Msk /*!<Filter 0 Active */
  2521. #define CAN_FA1R_FACT1_Pos (1U)
  2522. #define CAN_FA1R_FACT1_Msk (0x1U << CAN_FA1R_FACT1_Pos) /*!< 0x00000002 */
  2523. #define CAN_FA1R_FACT1 CAN_FA1R_FACT1_Msk /*!<Filter 1 Active */
  2524. #define CAN_FA1R_FACT2_Pos (2U)
  2525. #define CAN_FA1R_FACT2_Msk (0x1U << CAN_FA1R_FACT2_Pos) /*!< 0x00000004 */
  2526. #define CAN_FA1R_FACT2 CAN_FA1R_FACT2_Msk /*!<Filter 2 Active */
  2527. #define CAN_FA1R_FACT3_Pos (3U)
  2528. #define CAN_FA1R_FACT3_Msk (0x1U << CAN_FA1R_FACT3_Pos) /*!< 0x00000008 */
  2529. #define CAN_FA1R_FACT3 CAN_FA1R_FACT3_Msk /*!<Filter 3 Active */
  2530. #define CAN_FA1R_FACT4_Pos (4U)
  2531. #define CAN_FA1R_FACT4_Msk (0x1U << CAN_FA1R_FACT4_Pos) /*!< 0x00000010 */
  2532. #define CAN_FA1R_FACT4 CAN_FA1R_FACT4_Msk /*!<Filter 4 Active */
  2533. #define CAN_FA1R_FACT5_Pos (5U)
  2534. #define CAN_FA1R_FACT5_Msk (0x1U << CAN_FA1R_FACT5_Pos) /*!< 0x00000020 */
  2535. #define CAN_FA1R_FACT5 CAN_FA1R_FACT5_Msk /*!<Filter 5 Active */
  2536. #define CAN_FA1R_FACT6_Pos (6U)
  2537. #define CAN_FA1R_FACT6_Msk (0x1U << CAN_FA1R_FACT6_Pos) /*!< 0x00000040 */
  2538. #define CAN_FA1R_FACT6 CAN_FA1R_FACT6_Msk /*!<Filter 6 Active */
  2539. #define CAN_FA1R_FACT7_Pos (7U)
  2540. #define CAN_FA1R_FACT7_Msk (0x1U << CAN_FA1R_FACT7_Pos) /*!< 0x00000080 */
  2541. #define CAN_FA1R_FACT7 CAN_FA1R_FACT7_Msk /*!<Filter 7 Active */
  2542. #define CAN_FA1R_FACT8_Pos (8U)
  2543. #define CAN_FA1R_FACT8_Msk (0x1U << CAN_FA1R_FACT8_Pos) /*!< 0x00000100 */
  2544. #define CAN_FA1R_FACT8 CAN_FA1R_FACT8_Msk /*!<Filter 8 Active */
  2545. #define CAN_FA1R_FACT9_Pos (9U)
  2546. #define CAN_FA1R_FACT9_Msk (0x1U << CAN_FA1R_FACT9_Pos) /*!< 0x00000200 */
  2547. #define CAN_FA1R_FACT9 CAN_FA1R_FACT9_Msk /*!<Filter 9 Active */
  2548. #define CAN_FA1R_FACT10_Pos (10U)
  2549. #define CAN_FA1R_FACT10_Msk (0x1U << CAN_FA1R_FACT10_Pos) /*!< 0x00000400 */
  2550. #define CAN_FA1R_FACT10 CAN_FA1R_FACT10_Msk /*!<Filter 10 Active */
  2551. #define CAN_FA1R_FACT11_Pos (11U)
  2552. #define CAN_FA1R_FACT11_Msk (0x1U << CAN_FA1R_FACT11_Pos) /*!< 0x00000800 */
  2553. #define CAN_FA1R_FACT11 CAN_FA1R_FACT11_Msk /*!<Filter 11 Active */
  2554. #define CAN_FA1R_FACT12_Pos (12U)
  2555. #define CAN_FA1R_FACT12_Msk (0x1U << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */
  2556. #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!<Filter 12 Active */
  2557. #define CAN_FA1R_FACT13_Pos (13U)
  2558. #define CAN_FA1R_FACT13_Msk (0x1U << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */
  2559. #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!<Filter 13 Active */
  2560. /******************* Bit definition for CAN_F0R1 register *******************/
  2561. #define CAN_F0R1_FB0_Pos (0U)
  2562. #define CAN_F0R1_FB0_Msk (0x1U << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */
  2563. #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!<Filter bit 0 */
  2564. #define CAN_F0R1_FB1_Pos (1U)
  2565. #define CAN_F0R1_FB1_Msk (0x1U << CAN_F0R1_FB1_Pos) /*!< 0x00000002 */
  2566. #define CAN_F0R1_FB1 CAN_F0R1_FB1_Msk /*!<Filter bit 1 */
  2567. #define CAN_F0R1_FB2_Pos (2U)
  2568. #define CAN_F0R1_FB2_Msk (0x1U << CAN_F0R1_FB2_Pos) /*!< 0x00000004 */
  2569. #define CAN_F0R1_FB2 CAN_F0R1_FB2_Msk /*!<Filter bit 2 */
  2570. #define CAN_F0R1_FB3_Pos (3U)
  2571. #define CAN_F0R1_FB3_Msk (0x1U << CAN_F0R1_FB3_Pos) /*!< 0x00000008 */
  2572. #define CAN_F0R1_FB3 CAN_F0R1_FB3_Msk /*!<Filter bit 3 */
  2573. #define CAN_F0R1_FB4_Pos (4U)
  2574. #define CAN_F0R1_FB4_Msk (0x1U << CAN_F0R1_FB4_Pos) /*!< 0x00000010 */
  2575. #define CAN_F0R1_FB4 CAN_F0R1_FB4_Msk /*!<Filter bit 4 */
  2576. #define CAN_F0R1_FB5_Pos (5U)
  2577. #define CAN_F0R1_FB5_Msk (0x1U << CAN_F0R1_FB5_Pos) /*!< 0x00000020 */
  2578. #define CAN_F0R1_FB5 CAN_F0R1_FB5_Msk /*!<Filter bit 5 */
  2579. #define CAN_F0R1_FB6_Pos (6U)
  2580. #define CAN_F0R1_FB6_Msk (0x1U << CAN_F0R1_FB6_Pos) /*!< 0x00000040 */
  2581. #define CAN_F0R1_FB6 CAN_F0R1_FB6_Msk /*!<Filter bit 6 */
  2582. #define CAN_F0R1_FB7_Pos (7U)
  2583. #define CAN_F0R1_FB7_Msk (0x1U << CAN_F0R1_FB7_Pos) /*!< 0x00000080 */
  2584. #define CAN_F0R1_FB7 CAN_F0R1_FB7_Msk /*!<Filter bit 7 */
  2585. #define CAN_F0R1_FB8_Pos (8U)
  2586. #define CAN_F0R1_FB8_Msk (0x1U << CAN_F0R1_FB8_Pos) /*!< 0x00000100 */
  2587. #define CAN_F0R1_FB8 CAN_F0R1_FB8_Msk /*!<Filter bit 8 */
  2588. #define CAN_F0R1_FB9_Pos (9U)
  2589. #define CAN_F0R1_FB9_Msk (0x1U << CAN_F0R1_FB9_Pos) /*!< 0x00000200 */
  2590. #define CAN_F0R1_FB9 CAN_F0R1_FB9_Msk /*!<Filter bit 9 */
  2591. #define CAN_F0R1_FB10_Pos (10U)
  2592. #define CAN_F0R1_FB10_Msk (0x1U << CAN_F0R1_FB10_Pos) /*!< 0x00000400 */
  2593. #define CAN_F0R1_FB10 CAN_F0R1_FB10_Msk /*!<Filter bit 10 */
  2594. #define CAN_F0R1_FB11_Pos (11U)
  2595. #define CAN_F0R1_FB11_Msk (0x1U << CAN_F0R1_FB11_Pos) /*!< 0x00000800 */
  2596. #define CAN_F0R1_FB11 CAN_F0R1_FB11_Msk /*!<Filter bit 11 */
  2597. #define CAN_F0R1_FB12_Pos (12U)
  2598. #define CAN_F0R1_FB12_Msk (0x1U << CAN_F0R1_FB12_Pos) /*!< 0x00001000 */
  2599. #define CAN_F0R1_FB12 CAN_F0R1_FB12_Msk /*!<Filter bit 12 */
  2600. #define CAN_F0R1_FB13_Pos (13U)
  2601. #define CAN_F0R1_FB13_Msk (0x1U << CAN_F0R1_FB13_Pos) /*!< 0x00002000 */
  2602. #define CAN_F0R1_FB13 CAN_F0R1_FB13_Msk /*!<Filter bit 13 */
  2603. #define CAN_F0R1_FB14_Pos (14U)
  2604. #define CAN_F0R1_FB14_Msk (0x1U << CAN_F0R1_FB14_Pos) /*!< 0x00004000 */
  2605. #define CAN_F0R1_FB14 CAN_F0R1_FB14_Msk /*!<Filter bit 14 */
  2606. #define CAN_F0R1_FB15_Pos (15U)
  2607. #define CAN_F0R1_FB15_Msk (0x1U << CAN_F0R1_FB15_Pos) /*!< 0x00008000 */
  2608. #define CAN_F0R1_FB15 CAN_F0R1_FB15_Msk /*!<Filter bit 15 */
  2609. #define CAN_F0R1_FB16_Pos (16U)
  2610. #define CAN_F0R1_FB16_Msk (0x1U << CAN_F0R1_FB16_Pos) /*!< 0x00010000 */
  2611. #define CAN_F0R1_FB16 CAN_F0R1_FB16_Msk /*!<Filter bit 16 */
  2612. #define CAN_F0R1_FB17_Pos (17U)
  2613. #define CAN_F0R1_FB17_Msk (0x1U << CAN_F0R1_FB17_Pos) /*!< 0x00020000 */
  2614. #define CAN_F0R1_FB17 CAN_F0R1_FB17_Msk /*!<Filter bit 17 */
  2615. #define CAN_F0R1_FB18_Pos (18U)
  2616. #define CAN_F0R1_FB18_Msk (0x1U << CAN_F0R1_FB18_Pos) /*!< 0x00040000 */
  2617. #define CAN_F0R1_FB18 CAN_F0R1_FB18_Msk /*!<Filter bit 18 */
  2618. #define CAN_F0R1_FB19_Pos (19U)
  2619. #define CAN_F0R1_FB19_Msk (0x1U << CAN_F0R1_FB19_Pos) /*!< 0x00080000 */
  2620. #define CAN_F0R1_FB19 CAN_F0R1_FB19_Msk /*!<Filter bit 19 */
  2621. #define CAN_F0R1_FB20_Pos (20U)
  2622. #define CAN_F0R1_FB20_Msk (0x1U << CAN_F0R1_FB20_Pos) /*!< 0x00100000 */
  2623. #define CAN_F0R1_FB20 CAN_F0R1_FB20_Msk /*!<Filter bit 20 */
  2624. #define CAN_F0R1_FB21_Pos (21U)
  2625. #define CAN_F0R1_FB21_Msk (0x1U << CAN_F0R1_FB21_Pos) /*!< 0x00200000 */
  2626. #define CAN_F0R1_FB21 CAN_F0R1_FB21_Msk /*!<Filter bit 21 */
  2627. #define CAN_F0R1_FB22_Pos (22U)
  2628. #define CAN_F0R1_FB22_Msk (0x1U << CAN_F0R1_FB22_Pos) /*!< 0x00400000 */
  2629. #define CAN_F0R1_FB22 CAN_F0R1_FB22_Msk /*!<Filter bit 22 */
  2630. #define CAN_F0R1_FB23_Pos (23U)
  2631. #define CAN_F0R1_FB23_Msk (0x1U << CAN_F0R1_FB23_Pos) /*!< 0x00800000 */
  2632. #define CAN_F0R1_FB23 CAN_F0R1_FB23_Msk /*!<Filter bit 23 */
  2633. #define CAN_F0R1_FB24_Pos (24U)
  2634. #define CAN_F0R1_FB24_Msk (0x1U << CAN_F0R1_FB24_Pos) /*!< 0x01000000 */
  2635. #define CAN_F0R1_FB24 CAN_F0R1_FB24_Msk /*!<Filter bit 24 */
  2636. #define CAN_F0R1_FB25_Pos (25U)
  2637. #define CAN_F0R1_FB25_Msk (0x1U << CAN_F0R1_FB25_Pos) /*!< 0x02000000 */
  2638. #define CAN_F0R1_FB25 CAN_F0R1_FB25_Msk /*!<Filter bit 25 */
  2639. #define CAN_F0R1_FB26_Pos (26U)
  2640. #define CAN_F0R1_FB26_Msk (0x1U << CAN_F0R1_FB26_Pos) /*!< 0x04000000 */
  2641. #define CAN_F0R1_FB26 CAN_F0R1_FB26_Msk /*!<Filter bit 26 */
  2642. #define CAN_F0R1_FB27_Pos (27U)
  2643. #define CAN_F0R1_FB27_Msk (0x1U << CAN_F0R1_FB27_Pos) /*!< 0x08000000 */
  2644. #define CAN_F0R1_FB27 CAN_F0R1_FB27_Msk /*!<Filter bit 27 */
  2645. #define CAN_F0R1_FB28_Pos (28U)
  2646. #define CAN_F0R1_FB28_Msk (0x1U << CAN_F0R1_FB28_Pos) /*!< 0x10000000 */
  2647. #define CAN_F0R1_FB28 CAN_F0R1_FB28_Msk /*!<Filter bit 28 */
  2648. #define CAN_F0R1_FB29_Pos (29U)
  2649. #define CAN_F0R1_FB29_Msk (0x1U << CAN_F0R1_FB29_Pos) /*!< 0x20000000 */
  2650. #define CAN_F0R1_FB29 CAN_F0R1_FB29_Msk /*!<Filter bit 29 */
  2651. #define CAN_F0R1_FB30_Pos (30U)
  2652. #define CAN_F0R1_FB30_Msk (0x1U << CAN_F0R1_FB30_Pos) /*!< 0x40000000 */
  2653. #define CAN_F0R1_FB30 CAN_F0R1_FB30_Msk /*!<Filter bit 30 */
  2654. #define CAN_F0R1_FB31_Pos (31U)
  2655. #define CAN_F0R1_FB31_Msk (0x1U << CAN_F0R1_FB31_Pos) /*!< 0x80000000 */
  2656. #define CAN_F0R1_FB31 CAN_F0R1_FB31_Msk /*!<Filter bit 31 */
  2657. /******************* Bit definition for CAN_F1R1 register *******************/
  2658. #define CAN_F1R1_FB0_Pos (0U)
  2659. #define CAN_F1R1_FB0_Msk (0x1U << CAN_F1R1_FB0_Pos) /*!< 0x00000001 */
  2660. #define CAN_F1R1_FB0 CAN_F1R1_FB0_Msk /*!<Filter bit 0 */
  2661. #define CAN_F1R1_FB1_Pos (1U)
  2662. #define CAN_F1R1_FB1_Msk (0x1U << CAN_F1R1_FB1_Pos) /*!< 0x00000002 */
  2663. #define CAN_F1R1_FB1 CAN_F1R1_FB1_Msk /*!<Filter bit 1 */
  2664. #define CAN_F1R1_FB2_Pos (2U)
  2665. #define CAN_F1R1_FB2_Msk (0x1U << CAN_F1R1_FB2_Pos) /*!< 0x00000004 */
  2666. #define CAN_F1R1_FB2 CAN_F1R1_FB2_Msk /*!<Filter bit 2 */
  2667. #define CAN_F1R1_FB3_Pos (3U)
  2668. #define CAN_F1R1_FB3_Msk (0x1U << CAN_F1R1_FB3_Pos) /*!< 0x00000008 */
  2669. #define CAN_F1R1_FB3 CAN_F1R1_FB3_Msk /*!<Filter bit 3 */
  2670. #define CAN_F1R1_FB4_Pos (4U)
  2671. #define CAN_F1R1_FB4_Msk (0x1U << CAN_F1R1_FB4_Pos) /*!< 0x00000010 */
  2672. #define CAN_F1R1_FB4 CAN_F1R1_FB4_Msk /*!<Filter bit 4 */
  2673. #define CAN_F1R1_FB5_Pos (5U)
  2674. #define CAN_F1R1_FB5_Msk (0x1U << CAN_F1R1_FB5_Pos) /*!< 0x00000020 */
  2675. #define CAN_F1R1_FB5 CAN_F1R1_FB5_Msk /*!<Filter bit 5 */
  2676. #define CAN_F1R1_FB6_Pos (6U)
  2677. #define CAN_F1R1_FB6_Msk (0x1U << CAN_F1R1_FB6_Pos) /*!< 0x00000040 */
  2678. #define CAN_F1R1_FB6 CAN_F1R1_FB6_Msk /*!<Filter bit 6 */
  2679. #define CAN_F1R1_FB7_Pos (7U)
  2680. #define CAN_F1R1_FB7_Msk (0x1U << CAN_F1R1_FB7_Pos) /*!< 0x00000080 */
  2681. #define CAN_F1R1_FB7 CAN_F1R1_FB7_Msk /*!<Filter bit 7 */
  2682. #define CAN_F1R1_FB8_Pos (8U)
  2683. #define CAN_F1R1_FB8_Msk (0x1U << CAN_F1R1_FB8_Pos) /*!< 0x00000100 */
  2684. #define CAN_F1R1_FB8 CAN_F1R1_FB8_Msk /*!<Filter bit 8 */
  2685. #define CAN_F1R1_FB9_Pos (9U)
  2686. #define CAN_F1R1_FB9_Msk (0x1U << CAN_F1R1_FB9_Pos) /*!< 0x00000200 */
  2687. #define CAN_F1R1_FB9 CAN_F1R1_FB9_Msk /*!<Filter bit 9 */
  2688. #define CAN_F1R1_FB10_Pos (10U)
  2689. #define CAN_F1R1_FB10_Msk (0x1U << CAN_F1R1_FB10_Pos) /*!< 0x00000400 */
  2690. #define CAN_F1R1_FB10 CAN_F1R1_FB10_Msk /*!<Filter bit 10 */
  2691. #define CAN_F1R1_FB11_Pos (11U)
  2692. #define CAN_F1R1_FB11_Msk (0x1U << CAN_F1R1_FB11_Pos) /*!< 0x00000800 */
  2693. #define CAN_F1R1_FB11 CAN_F1R1_FB11_Msk /*!<Filter bit 11 */
  2694. #define CAN_F1R1_FB12_Pos (12U)
  2695. #define CAN_F1R1_FB12_Msk (0x1U << CAN_F1R1_FB12_Pos) /*!< 0x00001000 */
  2696. #define CAN_F1R1_FB12 CAN_F1R1_FB12_Msk /*!<Filter bit 12 */
  2697. #define CAN_F1R1_FB13_Pos (13U)
  2698. #define CAN_F1R1_FB13_Msk (0x1U << CAN_F1R1_FB13_Pos) /*!< 0x00002000 */
  2699. #define CAN_F1R1_FB13 CAN_F1R1_FB13_Msk /*!<Filter bit 13 */
  2700. #define CAN_F1R1_FB14_Pos (14U)
  2701. #define CAN_F1R1_FB14_Msk (0x1U << CAN_F1R1_FB14_Pos) /*!< 0x00004000 */
  2702. #define CAN_F1R1_FB14 CAN_F1R1_FB14_Msk /*!<Filter bit 14 */
  2703. #define CAN_F1R1_FB15_Pos (15U)
  2704. #define CAN_F1R1_FB15_Msk (0x1U << CAN_F1R1_FB15_Pos) /*!< 0x00008000 */
  2705. #define CAN_F1R1_FB15 CAN_F1R1_FB15_Msk /*!<Filter bit 15 */
  2706. #define CAN_F1R1_FB16_Pos (16U)
  2707. #define CAN_F1R1_FB16_Msk (0x1U << CAN_F1R1_FB16_Pos) /*!< 0x00010000 */
  2708. #define CAN_F1R1_FB16 CAN_F1R1_FB16_Msk /*!<Filter bit 16 */
  2709. #define CAN_F1R1_FB17_Pos (17U)
  2710. #define CAN_F1R1_FB17_Msk (0x1U << CAN_F1R1_FB17_Pos) /*!< 0x00020000 */
  2711. #define CAN_F1R1_FB17 CAN_F1R1_FB17_Msk /*!<Filter bit 17 */
  2712. #define CAN_F1R1_FB18_Pos (18U)
  2713. #define CAN_F1R1_FB18_Msk (0x1U << CAN_F1R1_FB18_Pos) /*!< 0x00040000 */
  2714. #define CAN_F1R1_FB18 CAN_F1R1_FB18_Msk /*!<Filter bit 18 */
  2715. #define CAN_F1R1_FB19_Pos (19U)
  2716. #define CAN_F1R1_FB19_Msk (0x1U << CAN_F1R1_FB19_Pos) /*!< 0x00080000 */
  2717. #define CAN_F1R1_FB19 CAN_F1R1_FB19_Msk /*!<Filter bit 19 */
  2718. #define CAN_F1R1_FB20_Pos (20U)
  2719. #define CAN_F1R1_FB20_Msk (0x1U << CAN_F1R1_FB20_Pos) /*!< 0x00100000 */
  2720. #define CAN_F1R1_FB20 CAN_F1R1_FB20_Msk /*!<Filter bit 20 */
  2721. #define CAN_F1R1_FB21_Pos (21U)
  2722. #define CAN_F1R1_FB21_Msk (0x1U << CAN_F1R1_FB21_Pos) /*!< 0x00200000 */
  2723. #define CAN_F1R1_FB21 CAN_F1R1_FB21_Msk /*!<Filter bit 21 */
  2724. #define CAN_F1R1_FB22_Pos (22U)
  2725. #define CAN_F1R1_FB22_Msk (0x1U << CAN_F1R1_FB22_Pos) /*!< 0x00400000 */
  2726. #define CAN_F1R1_FB22 CAN_F1R1_FB22_Msk /*!<Filter bit 22 */
  2727. #define CAN_F1R1_FB23_Pos (23U)
  2728. #define CAN_F1R1_FB23_Msk (0x1U << CAN_F1R1_FB23_Pos) /*!< 0x00800000 */
  2729. #define CAN_F1R1_FB23 CAN_F1R1_FB23_Msk /*!<Filter bit 23 */
  2730. #define CAN_F1R1_FB24_Pos (24U)
  2731. #define CAN_F1R1_FB24_Msk (0x1U << CAN_F1R1_FB24_Pos) /*!< 0x01000000 */
  2732. #define CAN_F1R1_FB24 CAN_F1R1_FB24_Msk /*!<Filter bit 24 */
  2733. #define CAN_F1R1_FB25_Pos (25U)
  2734. #define CAN_F1R1_FB25_Msk (0x1U << CAN_F1R1_FB25_Pos) /*!< 0x02000000 */
  2735. #define CAN_F1R1_FB25 CAN_F1R1_FB25_Msk /*!<Filter bit 25 */
  2736. #define CAN_F1R1_FB26_Pos (26U)
  2737. #define CAN_F1R1_FB26_Msk (0x1U << CAN_F1R1_FB26_Pos) /*!< 0x04000000 */
  2738. #define CAN_F1R1_FB26 CAN_F1R1_FB26_Msk /*!<Filter bit 26 */
  2739. #define CAN_F1R1_FB27_Pos (27U)
  2740. #define CAN_F1R1_FB27_Msk (0x1U << CAN_F1R1_FB27_Pos) /*!< 0x08000000 */
  2741. #define CAN_F1R1_FB27 CAN_F1R1_FB27_Msk /*!<Filter bit 27 */
  2742. #define CAN_F1R1_FB28_Pos (28U)
  2743. #define CAN_F1R1_FB28_Msk (0x1U << CAN_F1R1_FB28_Pos) /*!< 0x10000000 */
  2744. #define CAN_F1R1_FB28 CAN_F1R1_FB28_Msk /*!<Filter bit 28 */
  2745. #define CAN_F1R1_FB29_Pos (29U)
  2746. #define CAN_F1R1_FB29_Msk (0x1U << CAN_F1R1_FB29_Pos) /*!< 0x20000000 */
  2747. #define CAN_F1R1_FB29 CAN_F1R1_FB29_Msk /*!<Filter bit 29 */
  2748. #define CAN_F1R1_FB30_Pos (30U)
  2749. #define CAN_F1R1_FB30_Msk (0x1U << CAN_F1R1_FB30_Pos) /*!< 0x40000000 */
  2750. #define CAN_F1R1_FB30 CAN_F1R1_FB30_Msk /*!<Filter bit 30 */
  2751. #define CAN_F1R1_FB31_Pos (31U)
  2752. #define CAN_F1R1_FB31_Msk (0x1U << CAN_F1R1_FB31_Pos) /*!< 0x80000000 */
  2753. #define CAN_F1R1_FB31 CAN_F1R1_FB31_Msk /*!<Filter bit 31 */
  2754. /******************* Bit definition for CAN_F2R1 register *******************/
  2755. #define CAN_F2R1_FB0_Pos (0U)
  2756. #define CAN_F2R1_FB0_Msk (0x1U << CAN_F2R1_FB0_Pos) /*!< 0x00000001 */
  2757. #define CAN_F2R1_FB0 CAN_F2R1_FB0_Msk /*!<Filter bit 0 */
  2758. #define CAN_F2R1_FB1_Pos (1U)
  2759. #define CAN_F2R1_FB1_Msk (0x1U << CAN_F2R1_FB1_Pos) /*!< 0x00000002 */
  2760. #define CAN_F2R1_FB1 CAN_F2R1_FB1_Msk /*!<Filter bit 1 */
  2761. #define CAN_F2R1_FB2_Pos (2U)
  2762. #define CAN_F2R1_FB2_Msk (0x1U << CAN_F2R1_FB2_Pos) /*!< 0x00000004 */
  2763. #define CAN_F2R1_FB2 CAN_F2R1_FB2_Msk /*!<Filter bit 2 */
  2764. #define CAN_F2R1_FB3_Pos (3U)
  2765. #define CAN_F2R1_FB3_Msk (0x1U << CAN_F2R1_FB3_Pos) /*!< 0x00000008 */
  2766. #define CAN_F2R1_FB3 CAN_F2R1_FB3_Msk /*!<Filter bit 3 */
  2767. #define CAN_F2R1_FB4_Pos (4U)
  2768. #define CAN_F2R1_FB4_Msk (0x1U << CAN_F2R1_FB4_Pos) /*!< 0x00000010 */
  2769. #define CAN_F2R1_FB4 CAN_F2R1_FB4_Msk /*!<Filter bit 4 */
  2770. #define CAN_F2R1_FB5_Pos (5U)
  2771. #define CAN_F2R1_FB5_Msk (0x1U << CAN_F2R1_FB5_Pos) /*!< 0x00000020 */
  2772. #define CAN_F2R1_FB5 CAN_F2R1_FB5_Msk /*!<Filter bit 5 */
  2773. #define CAN_F2R1_FB6_Pos (6U)
  2774. #define CAN_F2R1_FB6_Msk (0x1U << CAN_F2R1_FB6_Pos) /*!< 0x00000040 */
  2775. #define CAN_F2R1_FB6 CAN_F2R1_FB6_Msk /*!<Filter bit 6 */
  2776. #define CAN_F2R1_FB7_Pos (7U)
  2777. #define CAN_F2R1_FB7_Msk (0x1U << CAN_F2R1_FB7_Pos) /*!< 0x00000080 */
  2778. #define CAN_F2R1_FB7 CAN_F2R1_FB7_Msk /*!<Filter bit 7 */
  2779. #define CAN_F2R1_FB8_Pos (8U)
  2780. #define CAN_F2R1_FB8_Msk (0x1U << CAN_F2R1_FB8_Pos) /*!< 0x00000100 */
  2781. #define CAN_F2R1_FB8 CAN_F2R1_FB8_Msk /*!<Filter bit 8 */
  2782. #define CAN_F2R1_FB9_Pos (9U)
  2783. #define CAN_F2R1_FB9_Msk (0x1U << CAN_F2R1_FB9_Pos) /*!< 0x00000200 */
  2784. #define CAN_F2R1_FB9 CAN_F2R1_FB9_Msk /*!<Filter bit 9 */
  2785. #define CAN_F2R1_FB10_Pos (10U)
  2786. #define CAN_F2R1_FB10_Msk (0x1U << CAN_F2R1_FB10_Pos) /*!< 0x00000400 */
  2787. #define CAN_F2R1_FB10 CAN_F2R1_FB10_Msk /*!<Filter bit 10 */
  2788. #define CAN_F2R1_FB11_Pos (11U)
  2789. #define CAN_F2R1_FB11_Msk (0x1U << CAN_F2R1_FB11_Pos) /*!< 0x00000800 */
  2790. #define CAN_F2R1_FB11 CAN_F2R1_FB11_Msk /*!<Filter bit 11 */
  2791. #define CAN_F2R1_FB12_Pos (12U)
  2792. #define CAN_F2R1_FB12_Msk (0x1U << CAN_F2R1_FB12_Pos) /*!< 0x00001000 */
  2793. #define CAN_F2R1_FB12 CAN_F2R1_FB12_Msk /*!<Filter bit 12 */
  2794. #define CAN_F2R1_FB13_Pos (13U)
  2795. #define CAN_F2R1_FB13_Msk (0x1U << CAN_F2R1_FB13_Pos) /*!< 0x00002000 */
  2796. #define CAN_F2R1_FB13 CAN_F2R1_FB13_Msk /*!<Filter bit 13 */
  2797. #define CAN_F2R1_FB14_Pos (14U)
  2798. #define CAN_F2R1_FB14_Msk (0x1U << CAN_F2R1_FB14_Pos) /*!< 0x00004000 */
  2799. #define CAN_F2R1_FB14 CAN_F2R1_FB14_Msk /*!<Filter bit 14 */
  2800. #define CAN_F2R1_FB15_Pos (15U)
  2801. #define CAN_F2R1_FB15_Msk (0x1U << CAN_F2R1_FB15_Pos) /*!< 0x00008000 */
  2802. #define CAN_F2R1_FB15 CAN_F2R1_FB15_Msk /*!<Filter bit 15 */
  2803. #define CAN_F2R1_FB16_Pos (16U)
  2804. #define CAN_F2R1_FB16_Msk (0x1U << CAN_F2R1_FB16_Pos) /*!< 0x00010000 */
  2805. #define CAN_F2R1_FB16 CAN_F2R1_FB16_Msk /*!<Filter bit 16 */
  2806. #define CAN_F2R1_FB17_Pos (17U)
  2807. #define CAN_F2R1_FB17_Msk (0x1U << CAN_F2R1_FB17_Pos) /*!< 0x00020000 */
  2808. #define CAN_F2R1_FB17 CAN_F2R1_FB17_Msk /*!<Filter bit 17 */
  2809. #define CAN_F2R1_FB18_Pos (18U)
  2810. #define CAN_F2R1_FB18_Msk (0x1U << CAN_F2R1_FB18_Pos) /*!< 0x00040000 */
  2811. #define CAN_F2R1_FB18 CAN_F2R1_FB18_Msk /*!<Filter bit 18 */
  2812. #define CAN_F2R1_FB19_Pos (19U)
  2813. #define CAN_F2R1_FB19_Msk (0x1U << CAN_F2R1_FB19_Pos) /*!< 0x00080000 */
  2814. #define CAN_F2R1_FB19 CAN_F2R1_FB19_Msk /*!<Filter bit 19 */
  2815. #define CAN_F2R1_FB20_Pos (20U)
  2816. #define CAN_F2R1_FB20_Msk (0x1U << CAN_F2R1_FB20_Pos) /*!< 0x00100000 */
  2817. #define CAN_F2R1_FB20 CAN_F2R1_FB20_Msk /*!<Filter bit 20 */
  2818. #define CAN_F2R1_FB21_Pos (21U)
  2819. #define CAN_F2R1_FB21_Msk (0x1U << CAN_F2R1_FB21_Pos) /*!< 0x00200000 */
  2820. #define CAN_F2R1_FB21 CAN_F2R1_FB21_Msk /*!<Filter bit 21 */
  2821. #define CAN_F2R1_FB22_Pos (22U)
  2822. #define CAN_F2R1_FB22_Msk (0x1U << CAN_F2R1_FB22_Pos) /*!< 0x00400000 */
  2823. #define CAN_F2R1_FB22 CAN_F2R1_FB22_Msk /*!<Filter bit 22 */
  2824. #define CAN_F2R1_FB23_Pos (23U)
  2825. #define CAN_F2R1_FB23_Msk (0x1U << CAN_F2R1_FB23_Pos) /*!< 0x00800000 */
  2826. #define CAN_F2R1_FB23 CAN_F2R1_FB23_Msk /*!<Filter bit 23 */
  2827. #define CAN_F2R1_FB24_Pos (24U)
  2828. #define CAN_F2R1_FB24_Msk (0x1U << CAN_F2R1_FB24_Pos) /*!< 0x01000000 */
  2829. #define CAN_F2R1_FB24 CAN_F2R1_FB24_Msk /*!<Filter bit 24 */
  2830. #define CAN_F2R1_FB25_Pos (25U)
  2831. #define CAN_F2R1_FB25_Msk (0x1U << CAN_F2R1_FB25_Pos) /*!< 0x02000000 */
  2832. #define CAN_F2R1_FB25 CAN_F2R1_FB25_Msk /*!<Filter bit 25 */
  2833. #define CAN_F2R1_FB26_Pos (26U)
  2834. #define CAN_F2R1_FB26_Msk (0x1U << CAN_F2R1_FB26_Pos) /*!< 0x04000000 */
  2835. #define CAN_F2R1_FB26 CAN_F2R1_FB26_Msk /*!<Filter bit 26 */
  2836. #define CAN_F2R1_FB27_Pos (27U)
  2837. #define CAN_F2R1_FB27_Msk (0x1U << CAN_F2R1_FB27_Pos) /*!< 0x08000000 */
  2838. #define CAN_F2R1_FB27 CAN_F2R1_FB27_Msk /*!<Filter bit 27 */
  2839. #define CAN_F2R1_FB28_Pos (28U)
  2840. #define CAN_F2R1_FB28_Msk (0x1U << CAN_F2R1_FB28_Pos) /*!< 0x10000000 */
  2841. #define CAN_F2R1_FB28 CAN_F2R1_FB28_Msk /*!<Filter bit 28 */
  2842. #define CAN_F2R1_FB29_Pos (29U)
  2843. #define CAN_F2R1_FB29_Msk (0x1U << CAN_F2R1_FB29_Pos) /*!< 0x20000000 */
  2844. #define CAN_F2R1_FB29 CAN_F2R1_FB29_Msk /*!<Filter bit 29 */
  2845. #define CAN_F2R1_FB30_Pos (30U)
  2846. #define CAN_F2R1_FB30_Msk (0x1U << CAN_F2R1_FB30_Pos) /*!< 0x40000000 */
  2847. #define CAN_F2R1_FB30 CAN_F2R1_FB30_Msk /*!<Filter bit 30 */
  2848. #define CAN_F2R1_FB31_Pos (31U)
  2849. #define CAN_F2R1_FB31_Msk (0x1U << CAN_F2R1_FB31_Pos) /*!< 0x80000000 */
  2850. #define CAN_F2R1_FB31 CAN_F2R1_FB31_Msk /*!<Filter bit 31 */
  2851. /******************* Bit definition for CAN_F3R1 register *******************/
  2852. #define CAN_F3R1_FB0_Pos (0U)
  2853. #define CAN_F3R1_FB0_Msk (0x1U << CAN_F3R1_FB0_Pos) /*!< 0x00000001 */
  2854. #define CAN_F3R1_FB0 CAN_F3R1_FB0_Msk /*!<Filter bit 0 */
  2855. #define CAN_F3R1_FB1_Pos (1U)
  2856. #define CAN_F3R1_FB1_Msk (0x1U << CAN_F3R1_FB1_Pos) /*!< 0x00000002 */
  2857. #define CAN_F3R1_FB1 CAN_F3R1_FB1_Msk /*!<Filter bit 1 */
  2858. #define CAN_F3R1_FB2_Pos (2U)
  2859. #define CAN_F3R1_FB2_Msk (0x1U << CAN_F3R1_FB2_Pos) /*!< 0x00000004 */
  2860. #define CAN_F3R1_FB2 CAN_F3R1_FB2_Msk /*!<Filter bit 2 */
  2861. #define CAN_F3R1_FB3_Pos (3U)
  2862. #define CAN_F3R1_FB3_Msk (0x1U << CAN_F3R1_FB3_Pos) /*!< 0x00000008 */
  2863. #define CAN_F3R1_FB3 CAN_F3R1_FB3_Msk /*!<Filter bit 3 */
  2864. #define CAN_F3R1_FB4_Pos (4U)
  2865. #define CAN_F3R1_FB4_Msk (0x1U << CAN_F3R1_FB4_Pos) /*!< 0x00000010 */
  2866. #define CAN_F3R1_FB4 CAN_F3R1_FB4_Msk /*!<Filter bit 4 */
  2867. #define CAN_F3R1_FB5_Pos (5U)
  2868. #define CAN_F3R1_FB5_Msk (0x1U << CAN_F3R1_FB5_Pos) /*!< 0x00000020 */
  2869. #define CAN_F3R1_FB5 CAN_F3R1_FB5_Msk /*!<Filter bit 5 */
  2870. #define CAN_F3R1_FB6_Pos (6U)
  2871. #define CAN_F3R1_FB6_Msk (0x1U << CAN_F3R1_FB6_Pos) /*!< 0x00000040 */
  2872. #define CAN_F3R1_FB6 CAN_F3R1_FB6_Msk /*!<Filter bit 6 */
  2873. #define CAN_F3R1_FB7_Pos (7U)
  2874. #define CAN_F3R1_FB7_Msk (0x1U << CAN_F3R1_FB7_Pos) /*!< 0x00000080 */
  2875. #define CAN_F3R1_FB7 CAN_F3R1_FB7_Msk /*!<Filter bit 7 */
  2876. #define CAN_F3R1_FB8_Pos (8U)
  2877. #define CAN_F3R1_FB8_Msk (0x1U << CAN_F3R1_FB8_Pos) /*!< 0x00000100 */
  2878. #define CAN_F3R1_FB8 CAN_F3R1_FB8_Msk /*!<Filter bit 8 */
  2879. #define CAN_F3R1_FB9_Pos (9U)
  2880. #define CAN_F3R1_FB9_Msk (0x1U << CAN_F3R1_FB9_Pos) /*!< 0x00000200 */
  2881. #define CAN_F3R1_FB9 CAN_F3R1_FB9_Msk /*!<Filter bit 9 */
  2882. #define CAN_F3R1_FB10_Pos (10U)
  2883. #define CAN_F3R1_FB10_Msk (0x1U << CAN_F3R1_FB10_Pos) /*!< 0x00000400 */
  2884. #define CAN_F3R1_FB10 CAN_F3R1_FB10_Msk /*!<Filter bit 10 */
  2885. #define CAN_F3R1_FB11_Pos (11U)
  2886. #define CAN_F3R1_FB11_Msk (0x1U << CAN_F3R1_FB11_Pos) /*!< 0x00000800 */
  2887. #define CAN_F3R1_FB11 CAN_F3R1_FB11_Msk /*!<Filter bit 11 */
  2888. #define CAN_F3R1_FB12_Pos (12U)
  2889. #define CAN_F3R1_FB12_Msk (0x1U << CAN_F3R1_FB12_Pos) /*!< 0x00001000 */
  2890. #define CAN_F3R1_FB12 CAN_F3R1_FB12_Msk /*!<Filter bit 12 */
  2891. #define CAN_F3R1_FB13_Pos (13U)
  2892. #define CAN_F3R1_FB13_Msk (0x1U << CAN_F3R1_FB13_Pos) /*!< 0x00002000 */
  2893. #define CAN_F3R1_FB13 CAN_F3R1_FB13_Msk /*!<Filter bit 13 */
  2894. #define CAN_F3R1_FB14_Pos (14U)
  2895. #define CAN_F3R1_FB14_Msk (0x1U << CAN_F3R1_FB14_Pos) /*!< 0x00004000 */
  2896. #define CAN_F3R1_FB14 CAN_F3R1_FB14_Msk /*!<Filter bit 14 */
  2897. #define CAN_F3R1_FB15_Pos (15U)
  2898. #define CAN_F3R1_FB15_Msk (0x1U << CAN_F3R1_FB15_Pos) /*!< 0x00008000 */
  2899. #define CAN_F3R1_FB15 CAN_F3R1_FB15_Msk /*!<Filter bit 15 */
  2900. #define CAN_F3R1_FB16_Pos (16U)
  2901. #define CAN_F3R1_FB16_Msk (0x1U << CAN_F3R1_FB16_Pos) /*!< 0x00010000 */
  2902. #define CAN_F3R1_FB16 CAN_F3R1_FB16_Msk /*!<Filter bit 16 */
  2903. #define CAN_F3R1_FB17_Pos (17U)
  2904. #define CAN_F3R1_FB17_Msk (0x1U << CAN_F3R1_FB17_Pos) /*!< 0x00020000 */
  2905. #define CAN_F3R1_FB17 CAN_F3R1_FB17_Msk /*!<Filter bit 17 */
  2906. #define CAN_F3R1_FB18_Pos (18U)
  2907. #define CAN_F3R1_FB18_Msk (0x1U << CAN_F3R1_FB18_Pos) /*!< 0x00040000 */
  2908. #define CAN_F3R1_FB18 CAN_F3R1_FB18_Msk /*!<Filter bit 18 */
  2909. #define CAN_F3R1_FB19_Pos (19U)
  2910. #define CAN_F3R1_FB19_Msk (0x1U << CAN_F3R1_FB19_Pos) /*!< 0x00080000 */
  2911. #define CAN_F3R1_FB19 CAN_F3R1_FB19_Msk /*!<Filter bit 19 */
  2912. #define CAN_F3R1_FB20_Pos (20U)
  2913. #define CAN_F3R1_FB20_Msk (0x1U << CAN_F3R1_FB20_Pos) /*!< 0x00100000 */
  2914. #define CAN_F3R1_FB20 CAN_F3R1_FB20_Msk /*!<Filter bit 20 */
  2915. #define CAN_F3R1_FB21_Pos (21U)
  2916. #define CAN_F3R1_FB21_Msk (0x1U << CAN_F3R1_FB21_Pos) /*!< 0x00200000 */
  2917. #define CAN_F3R1_FB21 CAN_F3R1_FB21_Msk /*!<Filter bit 21 */
  2918. #define CAN_F3R1_FB22_Pos (22U)
  2919. #define CAN_F3R1_FB22_Msk (0x1U << CAN_F3R1_FB22_Pos) /*!< 0x00400000 */
  2920. #define CAN_F3R1_FB22 CAN_F3R1_FB22_Msk /*!<Filter bit 22 */
  2921. #define CAN_F3R1_FB23_Pos (23U)
  2922. #define CAN_F3R1_FB23_Msk (0x1U << CAN_F3R1_FB23_Pos) /*!< 0x00800000 */
  2923. #define CAN_F3R1_FB23 CAN_F3R1_FB23_Msk /*!<Filter bit 23 */
  2924. #define CAN_F3R1_FB24_Pos (24U)
  2925. #define CAN_F3R1_FB24_Msk (0x1U << CAN_F3R1_FB24_Pos) /*!< 0x01000000 */
  2926. #define CAN_F3R1_FB24 CAN_F3R1_FB24_Msk /*!<Filter bit 24 */
  2927. #define CAN_F3R1_FB25_Pos (25U)
  2928. #define CAN_F3R1_FB25_Msk (0x1U << CAN_F3R1_FB25_Pos) /*!< 0x02000000 */
  2929. #define CAN_F3R1_FB25 CAN_F3R1_FB25_Msk /*!<Filter bit 25 */
  2930. #define CAN_F3R1_FB26_Pos (26U)
  2931. #define CAN_F3R1_FB26_Msk (0x1U << CAN_F3R1_FB26_Pos) /*!< 0x04000000 */
  2932. #define CAN_F3R1_FB26 CAN_F3R1_FB26_Msk /*!<Filter bit 26 */
  2933. #define CAN_F3R1_FB27_Pos (27U)
  2934. #define CAN_F3R1_FB27_Msk (0x1U << CAN_F3R1_FB27_Pos) /*!< 0x08000000 */
  2935. #define CAN_F3R1_FB27 CAN_F3R1_FB27_Msk /*!<Filter bit 27 */
  2936. #define CAN_F3R1_FB28_Pos (28U)
  2937. #define CAN_F3R1_FB28_Msk (0x1U << CAN_F3R1_FB28_Pos) /*!< 0x10000000 */
  2938. #define CAN_F3R1_FB28 CAN_F3R1_FB28_Msk /*!<Filter bit 28 */
  2939. #define CAN_F3R1_FB29_Pos (29U)
  2940. #define CAN_F3R1_FB29_Msk (0x1U << CAN_F3R1_FB29_Pos) /*!< 0x20000000 */
  2941. #define CAN_F3R1_FB29 CAN_F3R1_FB29_Msk /*!<Filter bit 29 */
  2942. #define CAN_F3R1_FB30_Pos (30U)
  2943. #define CAN_F3R1_FB30_Msk (0x1U << CAN_F3R1_FB30_Pos) /*!< 0x40000000 */
  2944. #define CAN_F3R1_FB30 CAN_F3R1_FB30_Msk /*!<Filter bit 30 */
  2945. #define CAN_F3R1_FB31_Pos (31U)
  2946. #define CAN_F3R1_FB31_Msk (0x1U << CAN_F3R1_FB31_Pos) /*!< 0x80000000 */
  2947. #define CAN_F3R1_FB31 CAN_F3R1_FB31_Msk /*!<Filter bit 31 */
  2948. /******************* Bit definition for CAN_F4R1 register *******************/
  2949. #define CAN_F4R1_FB0_Pos (0U)
  2950. #define CAN_F4R1_FB0_Msk (0x1U << CAN_F4R1_FB0_Pos) /*!< 0x00000001 */
  2951. #define CAN_F4R1_FB0 CAN_F4R1_FB0_Msk /*!<Filter bit 0 */
  2952. #define CAN_F4R1_FB1_Pos (1U)
  2953. #define CAN_F4R1_FB1_Msk (0x1U << CAN_F4R1_FB1_Pos) /*!< 0x00000002 */
  2954. #define CAN_F4R1_FB1 CAN_F4R1_FB1_Msk /*!<Filter bit 1 */
  2955. #define CAN_F4R1_FB2_Pos (2U)
  2956. #define CAN_F4R1_FB2_Msk (0x1U << CAN_F4R1_FB2_Pos) /*!< 0x00000004 */
  2957. #define CAN_F4R1_FB2 CAN_F4R1_FB2_Msk /*!<Filter bit 2 */
  2958. #define CAN_F4R1_FB3_Pos (3U)
  2959. #define CAN_F4R1_FB3_Msk (0x1U << CAN_F4R1_FB3_Pos) /*!< 0x00000008 */
  2960. #define CAN_F4R1_FB3 CAN_F4R1_FB3_Msk /*!<Filter bit 3 */
  2961. #define CAN_F4R1_FB4_Pos (4U)
  2962. #define CAN_F4R1_FB4_Msk (0x1U << CAN_F4R1_FB4_Pos) /*!< 0x00000010 */
  2963. #define CAN_F4R1_FB4 CAN_F4R1_FB4_Msk /*!<Filter bit 4 */
  2964. #define CAN_F4R1_FB5_Pos (5U)
  2965. #define CAN_F4R1_FB5_Msk (0x1U << CAN_F4R1_FB5_Pos) /*!< 0x00000020 */
  2966. #define CAN_F4R1_FB5 CAN_F4R1_FB5_Msk /*!<Filter bit 5 */
  2967. #define CAN_F4R1_FB6_Pos (6U)
  2968. #define CAN_F4R1_FB6_Msk (0x1U << CAN_F4R1_FB6_Pos) /*!< 0x00000040 */
  2969. #define CAN_F4R1_FB6 CAN_F4R1_FB6_Msk /*!<Filter bit 6 */
  2970. #define CAN_F4R1_FB7_Pos (7U)
  2971. #define CAN_F4R1_FB7_Msk (0x1U << CAN_F4R1_FB7_Pos) /*!< 0x00000080 */
  2972. #define CAN_F4R1_FB7 CAN_F4R1_FB7_Msk /*!<Filter bit 7 */
  2973. #define CAN_F4R1_FB8_Pos (8U)
  2974. #define CAN_F4R1_FB8_Msk (0x1U << CAN_F4R1_FB8_Pos) /*!< 0x00000100 */
  2975. #define CAN_F4R1_FB8 CAN_F4R1_FB8_Msk /*!<Filter bit 8 */
  2976. #define CAN_F4R1_FB9_Pos (9U)
  2977. #define CAN_F4R1_FB9_Msk (0x1U << CAN_F4R1_FB9_Pos) /*!< 0x00000200 */
  2978. #define CAN_F4R1_FB9 CAN_F4R1_FB9_Msk /*!<Filter bit 9 */
  2979. #define CAN_F4R1_FB10_Pos (10U)
  2980. #define CAN_F4R1_FB10_Msk (0x1U << CAN_F4R1_FB10_Pos) /*!< 0x00000400 */
  2981. #define CAN_F4R1_FB10 CAN_F4R1_FB10_Msk /*!<Filter bit 10 */
  2982. #define CAN_F4R1_FB11_Pos (11U)
  2983. #define CAN_F4R1_FB11_Msk (0x1U << CAN_F4R1_FB11_Pos) /*!< 0x00000800 */
  2984. #define CAN_F4R1_FB11 CAN_F4R1_FB11_Msk /*!<Filter bit 11 */
  2985. #define CAN_F4R1_FB12_Pos (12U)
  2986. #define CAN_F4R1_FB12_Msk (0x1U << CAN_F4R1_FB12_Pos) /*!< 0x00001000 */
  2987. #define CAN_F4R1_FB12 CAN_F4R1_FB12_Msk /*!<Filter bit 12 */
  2988. #define CAN_F4R1_FB13_Pos (13U)
  2989. #define CAN_F4R1_FB13_Msk (0x1U << CAN_F4R1_FB13_Pos) /*!< 0x00002000 */
  2990. #define CAN_F4R1_FB13 CAN_F4R1_FB13_Msk /*!<Filter bit 13 */
  2991. #define CAN_F4R1_FB14_Pos (14U)
  2992. #define CAN_F4R1_FB14_Msk (0x1U << CAN_F4R1_FB14_Pos) /*!< 0x00004000 */
  2993. #define CAN_F4R1_FB14 CAN_F4R1_FB14_Msk /*!<Filter bit 14 */
  2994. #define CAN_F4R1_FB15_Pos (15U)
  2995. #define CAN_F4R1_FB15_Msk (0x1U << CAN_F4R1_FB15_Pos) /*!< 0x00008000 */
  2996. #define CAN_F4R1_FB15 CAN_F4R1_FB15_Msk /*!<Filter bit 15 */
  2997. #define CAN_F4R1_FB16_Pos (16U)
  2998. #define CAN_F4R1_FB16_Msk (0x1U << CAN_F4R1_FB16_Pos) /*!< 0x00010000 */
  2999. #define CAN_F4R1_FB16 CAN_F4R1_FB16_Msk /*!<Filter bit 16 */
  3000. #define CAN_F4R1_FB17_Pos (17U)
  3001. #define CAN_F4R1_FB17_Msk (0x1U << CAN_F4R1_FB17_Pos) /*!< 0x00020000 */
  3002. #define CAN_F4R1_FB17 CAN_F4R1_FB17_Msk /*!<Filter bit 17 */
  3003. #define CAN_F4R1_FB18_Pos (18U)
  3004. #define CAN_F4R1_FB18_Msk (0x1U << CAN_F4R1_FB18_Pos) /*!< 0x00040000 */
  3005. #define CAN_F4R1_FB18 CAN_F4R1_FB18_Msk /*!<Filter bit 18 */
  3006. #define CAN_F4R1_FB19_Pos (19U)
  3007. #define CAN_F4R1_FB19_Msk (0x1U << CAN_F4R1_FB19_Pos) /*!< 0x00080000 */
  3008. #define CAN_F4R1_FB19 CAN_F4R1_FB19_Msk /*!<Filter bit 19 */
  3009. #define CAN_F4R1_FB20_Pos (20U)
  3010. #define CAN_F4R1_FB20_Msk (0x1U << CAN_F4R1_FB20_Pos) /*!< 0x00100000 */
  3011. #define CAN_F4R1_FB20 CAN_F4R1_FB20_Msk /*!<Filter bit 20 */
  3012. #define CAN_F4R1_FB21_Pos (21U)
  3013. #define CAN_F4R1_FB21_Msk (0x1U << CAN_F4R1_FB21_Pos) /*!< 0x00200000 */
  3014. #define CAN_F4R1_FB21 CAN_F4R1_FB21_Msk /*!<Filter bit 21 */
  3015. #define CAN_F4R1_FB22_Pos (22U)
  3016. #define CAN_F4R1_FB22_Msk (0x1U << CAN_F4R1_FB22_Pos) /*!< 0x00400000 */
  3017. #define CAN_F4R1_FB22 CAN_F4R1_FB22_Msk /*!<Filter bit 22 */
  3018. #define CAN_F4R1_FB23_Pos (23U)
  3019. #define CAN_F4R1_FB23_Msk (0x1U << CAN_F4R1_FB23_Pos) /*!< 0x00800000 */
  3020. #define CAN_F4R1_FB23 CAN_F4R1_FB23_Msk /*!<Filter bit 23 */
  3021. #define CAN_F4R1_FB24_Pos (24U)
  3022. #define CAN_F4R1_FB24_Msk (0x1U << CAN_F4R1_FB24_Pos) /*!< 0x01000000 */
  3023. #define CAN_F4R1_FB24 CAN_F4R1_FB24_Msk /*!<Filter bit 24 */
  3024. #define CAN_F4R1_FB25_Pos (25U)
  3025. #define CAN_F4R1_FB25_Msk (0x1U << CAN_F4R1_FB25_Pos) /*!< 0x02000000 */
  3026. #define CAN_F4R1_FB25 CAN_F4R1_FB25_Msk /*!<Filter bit 25 */
  3027. #define CAN_F4R1_FB26_Pos (26U)
  3028. #define CAN_F4R1_FB26_Msk (0x1U << CAN_F4R1_FB26_Pos) /*!< 0x04000000 */
  3029. #define CAN_F4R1_FB26 CAN_F4R1_FB26_Msk /*!<Filter bit 26 */
  3030. #define CAN_F4R1_FB27_Pos (27U)
  3031. #define CAN_F4R1_FB27_Msk (0x1U << CAN_F4R1_FB27_Pos) /*!< 0x08000000 */
  3032. #define CAN_F4R1_FB27 CAN_F4R1_FB27_Msk /*!<Filter bit 27 */
  3033. #define CAN_F4R1_FB28_Pos (28U)
  3034. #define CAN_F4R1_FB28_Msk (0x1U << CAN_F4R1_FB28_Pos) /*!< 0x10000000 */
  3035. #define CAN_F4R1_FB28 CAN_F4R1_FB28_Msk /*!<Filter bit 28 */
  3036. #define CAN_F4R1_FB29_Pos (29U)
  3037. #define CAN_F4R1_FB29_Msk (0x1U << CAN_F4R1_FB29_Pos) /*!< 0x20000000 */
  3038. #define CAN_F4R1_FB29 CAN_F4R1_FB29_Msk /*!<Filter bit 29 */
  3039. #define CAN_F4R1_FB30_Pos (30U)
  3040. #define CAN_F4R1_FB30_Msk (0x1U << CAN_F4R1_FB30_Pos) /*!< 0x40000000 */
  3041. #define CAN_F4R1_FB30 CAN_F4R1_FB30_Msk /*!<Filter bit 30 */
  3042. #define CAN_F4R1_FB31_Pos (31U)
  3043. #define CAN_F4R1_FB31_Msk (0x1U << CAN_F4R1_FB31_Pos) /*!< 0x80000000 */
  3044. #define CAN_F4R1_FB31 CAN_F4R1_FB31_Msk /*!<Filter bit 31 */
  3045. /******************* Bit definition for CAN_F5R1 register *******************/
  3046. #define CAN_F5R1_FB0_Pos (0U)
  3047. #define CAN_F5R1_FB0_Msk (0x1U << CAN_F5R1_FB0_Pos) /*!< 0x00000001 */
  3048. #define CAN_F5R1_FB0 CAN_F5R1_FB0_Msk /*!<Filter bit 0 */
  3049. #define CAN_F5R1_FB1_Pos (1U)
  3050. #define CAN_F5R1_FB1_Msk (0x1U << CAN_F5R1_FB1_Pos) /*!< 0x00000002 */
  3051. #define CAN_F5R1_FB1 CAN_F5R1_FB1_Msk /*!<Filter bit 1 */
  3052. #define CAN_F5R1_FB2_Pos (2U)
  3053. #define CAN_F5R1_FB2_Msk (0x1U << CAN_F5R1_FB2_Pos) /*!< 0x00000004 */
  3054. #define CAN_F5R1_FB2 CAN_F5R1_FB2_Msk /*!<Filter bit 2 */
  3055. #define CAN_F5R1_FB3_Pos (3U)
  3056. #define CAN_F5R1_FB3_Msk (0x1U << CAN_F5R1_FB3_Pos) /*!< 0x00000008 */
  3057. #define CAN_F5R1_FB3 CAN_F5R1_FB3_Msk /*!<Filter bit 3 */
  3058. #define CAN_F5R1_FB4_Pos (4U)
  3059. #define CAN_F5R1_FB4_Msk (0x1U << CAN_F5R1_FB4_Pos) /*!< 0x00000010 */
  3060. #define CAN_F5R1_FB4 CAN_F5R1_FB4_Msk /*!<Filter bit 4 */
  3061. #define CAN_F5R1_FB5_Pos (5U)
  3062. #define CAN_F5R1_FB5_Msk (0x1U << CAN_F5R1_FB5_Pos) /*!< 0x00000020 */
  3063. #define CAN_F5R1_FB5 CAN_F5R1_FB5_Msk /*!<Filter bit 5 */
  3064. #define CAN_F5R1_FB6_Pos (6U)
  3065. #define CAN_F5R1_FB6_Msk (0x1U << CAN_F5R1_FB6_Pos) /*!< 0x00000040 */
  3066. #define CAN_F5R1_FB6 CAN_F5R1_FB6_Msk /*!<Filter bit 6 */
  3067. #define CAN_F5R1_FB7_Pos (7U)
  3068. #define CAN_F5R1_FB7_Msk (0x1U << CAN_F5R1_FB7_Pos) /*!< 0x00000080 */
  3069. #define CAN_F5R1_FB7 CAN_F5R1_FB7_Msk /*!<Filter bit 7 */
  3070. #define CAN_F5R1_FB8_Pos (8U)
  3071. #define CAN_F5R1_FB8_Msk (0x1U << CAN_F5R1_FB8_Pos) /*!< 0x00000100 */
  3072. #define CAN_F5R1_FB8 CAN_F5R1_FB8_Msk /*!<Filter bit 8 */
  3073. #define CAN_F5R1_FB9_Pos (9U)
  3074. #define CAN_F5R1_FB9_Msk (0x1U << CAN_F5R1_FB9_Pos) /*!< 0x00000200 */
  3075. #define CAN_F5R1_FB9 CAN_F5R1_FB9_Msk /*!<Filter bit 9 */
  3076. #define CAN_F5R1_FB10_Pos (10U)
  3077. #define CAN_F5R1_FB10_Msk (0x1U << CAN_F5R1_FB10_Pos) /*!< 0x00000400 */
  3078. #define CAN_F5R1_FB10 CAN_F5R1_FB10_Msk /*!<Filter bit 10 */
  3079. #define CAN_F5R1_FB11_Pos (11U)
  3080. #define CAN_F5R1_FB11_Msk (0x1U << CAN_F5R1_FB11_Pos) /*!< 0x00000800 */
  3081. #define CAN_F5R1_FB11 CAN_F5R1_FB11_Msk /*!<Filter bit 11 */
  3082. #define CAN_F5R1_FB12_Pos (12U)
  3083. #define CAN_F5R1_FB12_Msk (0x1U << CAN_F5R1_FB12_Pos) /*!< 0x00001000 */
  3084. #define CAN_F5R1_FB12 CAN_F5R1_FB12_Msk /*!<Filter bit 12 */
  3085. #define CAN_F5R1_FB13_Pos (13U)
  3086. #define CAN_F5R1_FB13_Msk (0x1U << CAN_F5R1_FB13_Pos) /*!< 0x00002000 */
  3087. #define CAN_F5R1_FB13 CAN_F5R1_FB13_Msk /*!<Filter bit 13 */
  3088. #define CAN_F5R1_FB14_Pos (14U)
  3089. #define CAN_F5R1_FB14_Msk (0x1U << CAN_F5R1_FB14_Pos) /*!< 0x00004000 */
  3090. #define CAN_F5R1_FB14 CAN_F5R1_FB14_Msk /*!<Filter bit 14 */
  3091. #define CAN_F5R1_FB15_Pos (15U)
  3092. #define CAN_F5R1_FB15_Msk (0x1U << CAN_F5R1_FB15_Pos) /*!< 0x00008000 */
  3093. #define CAN_F5R1_FB15 CAN_F5R1_FB15_Msk /*!<Filter bit 15 */
  3094. #define CAN_F5R1_FB16_Pos (16U)
  3095. #define CAN_F5R1_FB16_Msk (0x1U << CAN_F5R1_FB16_Pos) /*!< 0x00010000 */
  3096. #define CAN_F5R1_FB16 CAN_F5R1_FB16_Msk /*!<Filter bit 16 */
  3097. #define CAN_F5R1_FB17_Pos (17U)
  3098. #define CAN_F5R1_FB17_Msk (0x1U << CAN_F5R1_FB17_Pos) /*!< 0x00020000 */
  3099. #define CAN_F5R1_FB17 CAN_F5R1_FB17_Msk /*!<Filter bit 17 */
  3100. #define CAN_F5R1_FB18_Pos (18U)
  3101. #define CAN_F5R1_FB18_Msk (0x1U << CAN_F5R1_FB18_Pos) /*!< 0x00040000 */
  3102. #define CAN_F5R1_FB18 CAN_F5R1_FB18_Msk /*!<Filter bit 18 */
  3103. #define CAN_F5R1_FB19_Pos (19U)
  3104. #define CAN_F5R1_FB19_Msk (0x1U << CAN_F5R1_FB19_Pos) /*!< 0x00080000 */
  3105. #define CAN_F5R1_FB19 CAN_F5R1_FB19_Msk /*!<Filter bit 19 */
  3106. #define CAN_F5R1_FB20_Pos (20U)
  3107. #define CAN_F5R1_FB20_Msk (0x1U << CAN_F5R1_FB20_Pos) /*!< 0x00100000 */
  3108. #define CAN_F5R1_FB20 CAN_F5R1_FB20_Msk /*!<Filter bit 20 */
  3109. #define CAN_F5R1_FB21_Pos (21U)
  3110. #define CAN_F5R1_FB21_Msk (0x1U << CAN_F5R1_FB21_Pos) /*!< 0x00200000 */
  3111. #define CAN_F5R1_FB21 CAN_F5R1_FB21_Msk /*!<Filter bit 21 */
  3112. #define CAN_F5R1_FB22_Pos (22U)
  3113. #define CAN_F5R1_FB22_Msk (0x1U << CAN_F5R1_FB22_Pos) /*!< 0x00400000 */
  3114. #define CAN_F5R1_FB22 CAN_F5R1_FB22_Msk /*!<Filter bit 22 */
  3115. #define CAN_F5R1_FB23_Pos (23U)
  3116. #define CAN_F5R1_FB23_Msk (0x1U << CAN_F5R1_FB23_Pos) /*!< 0x00800000 */
  3117. #define CAN_F5R1_FB23 CAN_F5R1_FB23_Msk /*!<Filter bit 23 */
  3118. #define CAN_F5R1_FB24_Pos (24U)
  3119. #define CAN_F5R1_FB24_Msk (0x1U << CAN_F5R1_FB24_Pos) /*!< 0x01000000 */
  3120. #define CAN_F5R1_FB24 CAN_F5R1_FB24_Msk /*!<Filter bit 24 */
  3121. #define CAN_F5R1_FB25_Pos (25U)
  3122. #define CAN_F5R1_FB25_Msk (0x1U << CAN_F5R1_FB25_Pos) /*!< 0x02000000 */
  3123. #define CAN_F5R1_FB25 CAN_F5R1_FB25_Msk /*!<Filter bit 25 */
  3124. #define CAN_F5R1_FB26_Pos (26U)
  3125. #define CAN_F5R1_FB26_Msk (0x1U << CAN_F5R1_FB26_Pos) /*!< 0x04000000 */
  3126. #define CAN_F5R1_FB26 CAN_F5R1_FB26_Msk /*!<Filter bit 26 */
  3127. #define CAN_F5R1_FB27_Pos (27U)
  3128. #define CAN_F5R1_FB27_Msk (0x1U << CAN_F5R1_FB27_Pos) /*!< 0x08000000 */
  3129. #define CAN_F5R1_FB27 CAN_F5R1_FB27_Msk /*!<Filter bit 27 */
  3130. #define CAN_F5R1_FB28_Pos (28U)
  3131. #define CAN_F5R1_FB28_Msk (0x1U << CAN_F5R1_FB28_Pos) /*!< 0x10000000 */
  3132. #define CAN_F5R1_FB28 CAN_F5R1_FB28_Msk /*!<Filter bit 28 */
  3133. #define CAN_F5R1_FB29_Pos (29U)
  3134. #define CAN_F5R1_FB29_Msk (0x1U << CAN_F5R1_FB29_Pos) /*!< 0x20000000 */
  3135. #define CAN_F5R1_FB29 CAN_F5R1_FB29_Msk /*!<Filter bit 29 */
  3136. #define CAN_F5R1_FB30_Pos (30U)
  3137. #define CAN_F5R1_FB30_Msk (0x1U << CAN_F5R1_FB30_Pos) /*!< 0x40000000 */
  3138. #define CAN_F5R1_FB30 CAN_F5R1_FB30_Msk /*!<Filter bit 30 */
  3139. #define CAN_F5R1_FB31_Pos (31U)
  3140. #define CAN_F5R1_FB31_Msk (0x1U << CAN_F5R1_FB31_Pos) /*!< 0x80000000 */
  3141. #define CAN_F5R1_FB31 CAN_F5R1_FB31_Msk /*!<Filter bit 31 */
  3142. /******************* Bit definition for CAN_F6R1 register *******************/
  3143. #define CAN_F6R1_FB0_Pos (0U)
  3144. #define CAN_F6R1_FB0_Msk (0x1U << CAN_F6R1_FB0_Pos) /*!< 0x00000001 */
  3145. #define CAN_F6R1_FB0 CAN_F6R1_FB0_Msk /*!<Filter bit 0 */
  3146. #define CAN_F6R1_FB1_Pos (1U)
  3147. #define CAN_F6R1_FB1_Msk (0x1U << CAN_F6R1_FB1_Pos) /*!< 0x00000002 */
  3148. #define CAN_F6R1_FB1 CAN_F6R1_FB1_Msk /*!<Filter bit 1 */
  3149. #define CAN_F6R1_FB2_Pos (2U)
  3150. #define CAN_F6R1_FB2_Msk (0x1U << CAN_F6R1_FB2_Pos) /*!< 0x00000004 */
  3151. #define CAN_F6R1_FB2 CAN_F6R1_FB2_Msk /*!<Filter bit 2 */
  3152. #define CAN_F6R1_FB3_Pos (3U)
  3153. #define CAN_F6R1_FB3_Msk (0x1U << CAN_F6R1_FB3_Pos) /*!< 0x00000008 */
  3154. #define CAN_F6R1_FB3 CAN_F6R1_FB3_Msk /*!<Filter bit 3 */
  3155. #define CAN_F6R1_FB4_Pos (4U)
  3156. #define CAN_F6R1_FB4_Msk (0x1U << CAN_F6R1_FB4_Pos) /*!< 0x00000010 */
  3157. #define CAN_F6R1_FB4 CAN_F6R1_FB4_Msk /*!<Filter bit 4 */
  3158. #define CAN_F6R1_FB5_Pos (5U)
  3159. #define CAN_F6R1_FB5_Msk (0x1U << CAN_F6R1_FB5_Pos) /*!< 0x00000020 */
  3160. #define CAN_F6R1_FB5 CAN_F6R1_FB5_Msk /*!<Filter bit 5 */
  3161. #define CAN_F6R1_FB6_Pos (6U)
  3162. #define CAN_F6R1_FB6_Msk (0x1U << CAN_F6R1_FB6_Pos) /*!< 0x00000040 */
  3163. #define CAN_F6R1_FB6 CAN_F6R1_FB6_Msk /*!<Filter bit 6 */
  3164. #define CAN_F6R1_FB7_Pos (7U)
  3165. #define CAN_F6R1_FB7_Msk (0x1U << CAN_F6R1_FB7_Pos) /*!< 0x00000080 */
  3166. #define CAN_F6R1_FB7 CAN_F6R1_FB7_Msk /*!<Filter bit 7 */
  3167. #define CAN_F6R1_FB8_Pos (8U)
  3168. #define CAN_F6R1_FB8_Msk (0x1U << CAN_F6R1_FB8_Pos) /*!< 0x00000100 */
  3169. #define CAN_F6R1_FB8 CAN_F6R1_FB8_Msk /*!<Filter bit 8 */
  3170. #define CAN_F6R1_FB9_Pos (9U)
  3171. #define CAN_F6R1_FB9_Msk (0x1U << CAN_F6R1_FB9_Pos) /*!< 0x00000200 */
  3172. #define CAN_F6R1_FB9 CAN_F6R1_FB9_Msk /*!<Filter bit 9 */
  3173. #define CAN_F6R1_FB10_Pos (10U)
  3174. #define CAN_F6R1_FB10_Msk (0x1U << CAN_F6R1_FB10_Pos) /*!< 0x00000400 */
  3175. #define CAN_F6R1_FB10 CAN_F6R1_FB10_Msk /*!<Filter bit 10 */
  3176. #define CAN_F6R1_FB11_Pos (11U)
  3177. #define CAN_F6R1_FB11_Msk (0x1U << CAN_F6R1_FB11_Pos) /*!< 0x00000800 */
  3178. #define CAN_F6R1_FB11 CAN_F6R1_FB11_Msk /*!<Filter bit 11 */
  3179. #define CAN_F6R1_FB12_Pos (12U)
  3180. #define CAN_F6R1_FB12_Msk (0x1U << CAN_F6R1_FB12_Pos) /*!< 0x00001000 */
  3181. #define CAN_F6R1_FB12 CAN_F6R1_FB12_Msk /*!<Filter bit 12 */
  3182. #define CAN_F6R1_FB13_Pos (13U)
  3183. #define CAN_F6R1_FB13_Msk (0x1U << CAN_F6R1_FB13_Pos) /*!< 0x00002000 */
  3184. #define CAN_F6R1_FB13 CAN_F6R1_FB13_Msk /*!<Filter bit 13 */
  3185. #define CAN_F6R1_FB14_Pos (14U)
  3186. #define CAN_F6R1_FB14_Msk (0x1U << CAN_F6R1_FB14_Pos) /*!< 0x00004000 */
  3187. #define CAN_F6R1_FB14 CAN_F6R1_FB14_Msk /*!<Filter bit 14 */
  3188. #define CAN_F6R1_FB15_Pos (15U)
  3189. #define CAN_F6R1_FB15_Msk (0x1U << CAN_F6R1_FB15_Pos) /*!< 0x00008000 */
  3190. #define CAN_F6R1_FB15 CAN_F6R1_FB15_Msk /*!<Filter bit 15 */
  3191. #define CAN_F6R1_FB16_Pos (16U)
  3192. #define CAN_F6R1_FB16_Msk (0x1U << CAN_F6R1_FB16_Pos) /*!< 0x00010000 */
  3193. #define CAN_F6R1_FB16 CAN_F6R1_FB16_Msk /*!<Filter bit 16 */
  3194. #define CAN_F6R1_FB17_Pos (17U)
  3195. #define CAN_F6R1_FB17_Msk (0x1U << CAN_F6R1_FB17_Pos) /*!< 0x00020000 */
  3196. #define CAN_F6R1_FB17 CAN_F6R1_FB17_Msk /*!<Filter bit 17 */
  3197. #define CAN_F6R1_FB18_Pos (18U)
  3198. #define CAN_F6R1_FB18_Msk (0x1U << CAN_F6R1_FB18_Pos) /*!< 0x00040000 */
  3199. #define CAN_F6R1_FB18 CAN_F6R1_FB18_Msk /*!<Filter bit 18 */
  3200. #define CAN_F6R1_FB19_Pos (19U)
  3201. #define CAN_F6R1_FB19_Msk (0x1U << CAN_F6R1_FB19_Pos) /*!< 0x00080000 */
  3202. #define CAN_F6R1_FB19 CAN_F6R1_FB19_Msk /*!<Filter bit 19 */
  3203. #define CAN_F6R1_FB20_Pos (20U)
  3204. #define CAN_F6R1_FB20_Msk (0x1U << CAN_F6R1_FB20_Pos) /*!< 0x00100000 */
  3205. #define CAN_F6R1_FB20 CAN_F6R1_FB20_Msk /*!<Filter bit 20 */
  3206. #define CAN_F6R1_FB21_Pos (21U)
  3207. #define CAN_F6R1_FB21_Msk (0x1U << CAN_F6R1_FB21_Pos) /*!< 0x00200000 */
  3208. #define CAN_F6R1_FB21 CAN_F6R1_FB21_Msk /*!<Filter bit 21 */
  3209. #define CAN_F6R1_FB22_Pos (22U)
  3210. #define CAN_F6R1_FB22_Msk (0x1U << CAN_F6R1_FB22_Pos) /*!< 0x00400000 */
  3211. #define CAN_F6R1_FB22 CAN_F6R1_FB22_Msk /*!<Filter bit 22 */
  3212. #define CAN_F6R1_FB23_Pos (23U)
  3213. #define CAN_F6R1_FB23_Msk (0x1U << CAN_F6R1_FB23_Pos) /*!< 0x00800000 */
  3214. #define CAN_F6R1_FB23 CAN_F6R1_FB23_Msk /*!<Filter bit 23 */
  3215. #define CAN_F6R1_FB24_Pos (24U)
  3216. #define CAN_F6R1_FB24_Msk (0x1U << CAN_F6R1_FB24_Pos) /*!< 0x01000000 */
  3217. #define CAN_F6R1_FB24 CAN_F6R1_FB24_Msk /*!<Filter bit 24 */
  3218. #define CAN_F6R1_FB25_Pos (25U)
  3219. #define CAN_F6R1_FB25_Msk (0x1U << CAN_F6R1_FB25_Pos) /*!< 0x02000000 */
  3220. #define CAN_F6R1_FB25 CAN_F6R1_FB25_Msk /*!<Filter bit 25 */
  3221. #define CAN_F6R1_FB26_Pos (26U)
  3222. #define CAN_F6R1_FB26_Msk (0x1U << CAN_F6R1_FB26_Pos) /*!< 0x04000000 */
  3223. #define CAN_F6R1_FB26 CAN_F6R1_FB26_Msk /*!<Filter bit 26 */
  3224. #define CAN_F6R1_FB27_Pos (27U)
  3225. #define CAN_F6R1_FB27_Msk (0x1U << CAN_F6R1_FB27_Pos) /*!< 0x08000000 */
  3226. #define CAN_F6R1_FB27 CAN_F6R1_FB27_Msk /*!<Filter bit 27 */
  3227. #define CAN_F6R1_FB28_Pos (28U)
  3228. #define CAN_F6R1_FB28_Msk (0x1U << CAN_F6R1_FB28_Pos) /*!< 0x10000000 */
  3229. #define CAN_F6R1_FB28 CAN_F6R1_FB28_Msk /*!<Filter bit 28 */
  3230. #define CAN_F6R1_FB29_Pos (29U)
  3231. #define CAN_F6R1_FB29_Msk (0x1U << CAN_F6R1_FB29_Pos) /*!< 0x20000000 */
  3232. #define CAN_F6R1_FB29 CAN_F6R1_FB29_Msk /*!<Filter bit 29 */
  3233. #define CAN_F6R1_FB30_Pos (30U)
  3234. #define CAN_F6R1_FB30_Msk (0x1U << CAN_F6R1_FB30_Pos) /*!< 0x40000000 */
  3235. #define CAN_F6R1_FB30 CAN_F6R1_FB30_Msk /*!<Filter bit 30 */
  3236. #define CAN_F6R1_FB31_Pos (31U)
  3237. #define CAN_F6R1_FB31_Msk (0x1U << CAN_F6R1_FB31_Pos) /*!< 0x80000000 */
  3238. #define CAN_F6R1_FB31 CAN_F6R1_FB31_Msk /*!<Filter bit 31 */
  3239. /******************* Bit definition for CAN_F7R1 register *******************/
  3240. #define CAN_F7R1_FB0_Pos (0U)
  3241. #define CAN_F7R1_FB0_Msk (0x1U << CAN_F7R1_FB0_Pos) /*!< 0x00000001 */
  3242. #define CAN_F7R1_FB0 CAN_F7R1_FB0_Msk /*!<Filter bit 0 */
  3243. #define CAN_F7R1_FB1_Pos (1U)
  3244. #define CAN_F7R1_FB1_Msk (0x1U << CAN_F7R1_FB1_Pos) /*!< 0x00000002 */
  3245. #define CAN_F7R1_FB1 CAN_F7R1_FB1_Msk /*!<Filter bit 1 */
  3246. #define CAN_F7R1_FB2_Pos (2U)
  3247. #define CAN_F7R1_FB2_Msk (0x1U << CAN_F7R1_FB2_Pos) /*!< 0x00000004 */
  3248. #define CAN_F7R1_FB2 CAN_F7R1_FB2_Msk /*!<Filter bit 2 */
  3249. #define CAN_F7R1_FB3_Pos (3U)
  3250. #define CAN_F7R1_FB3_Msk (0x1U << CAN_F7R1_FB3_Pos) /*!< 0x00000008 */
  3251. #define CAN_F7R1_FB3 CAN_F7R1_FB3_Msk /*!<Filter bit 3 */
  3252. #define CAN_F7R1_FB4_Pos (4U)
  3253. #define CAN_F7R1_FB4_Msk (0x1U << CAN_F7R1_FB4_Pos) /*!< 0x00000010 */
  3254. #define CAN_F7R1_FB4 CAN_F7R1_FB4_Msk /*!<Filter bit 4 */
  3255. #define CAN_F7R1_FB5_Pos (5U)
  3256. #define CAN_F7R1_FB5_Msk (0x1U << CAN_F7R1_FB5_Pos) /*!< 0x00000020 */
  3257. #define CAN_F7R1_FB5 CAN_F7R1_FB5_Msk /*!<Filter bit 5 */
  3258. #define CAN_F7R1_FB6_Pos (6U)
  3259. #define CAN_F7R1_FB6_Msk (0x1U << CAN_F7R1_FB6_Pos) /*!< 0x00000040 */
  3260. #define CAN_F7R1_FB6 CAN_F7R1_FB6_Msk /*!<Filter bit 6 */
  3261. #define CAN_F7R1_FB7_Pos (7U)
  3262. #define CAN_F7R1_FB7_Msk (0x1U << CAN_F7R1_FB7_Pos) /*!< 0x00000080 */
  3263. #define CAN_F7R1_FB7 CAN_F7R1_FB7_Msk /*!<Filter bit 7 */
  3264. #define CAN_F7R1_FB8_Pos (8U)
  3265. #define CAN_F7R1_FB8_Msk (0x1U << CAN_F7R1_FB8_Pos) /*!< 0x00000100 */
  3266. #define CAN_F7R1_FB8 CAN_F7R1_FB8_Msk /*!<Filter bit 8 */
  3267. #define CAN_F7R1_FB9_Pos (9U)
  3268. #define CAN_F7R1_FB9_Msk (0x1U << CAN_F7R1_FB9_Pos) /*!< 0x00000200 */
  3269. #define CAN_F7R1_FB9 CAN_F7R1_FB9_Msk /*!<Filter bit 9 */
  3270. #define CAN_F7R1_FB10_Pos (10U)
  3271. #define CAN_F7R1_FB10_Msk (0x1U << CAN_F7R1_FB10_Pos) /*!< 0x00000400 */
  3272. #define CAN_F7R1_FB10 CAN_F7R1_FB10_Msk /*!<Filter bit 10 */
  3273. #define CAN_F7R1_FB11_Pos (11U)
  3274. #define CAN_F7R1_FB11_Msk (0x1U << CAN_F7R1_FB11_Pos) /*!< 0x00000800 */
  3275. #define CAN_F7R1_FB11 CAN_F7R1_FB11_Msk /*!<Filter bit 11 */
  3276. #define CAN_F7R1_FB12_Pos (12U)
  3277. #define CAN_F7R1_FB12_Msk (0x1U << CAN_F7R1_FB12_Pos) /*!< 0x00001000 */
  3278. #define CAN_F7R1_FB12 CAN_F7R1_FB12_Msk /*!<Filter bit 12 */
  3279. #define CAN_F7R1_FB13_Pos (13U)
  3280. #define CAN_F7R1_FB13_Msk (0x1U << CAN_F7R1_FB13_Pos) /*!< 0x00002000 */
  3281. #define CAN_F7R1_FB13 CAN_F7R1_FB13_Msk /*!<Filter bit 13 */
  3282. #define CAN_F7R1_FB14_Pos (14U)
  3283. #define CAN_F7R1_FB14_Msk (0x1U << CAN_F7R1_FB14_Pos) /*!< 0x00004000 */
  3284. #define CAN_F7R1_FB14 CAN_F7R1_FB14_Msk /*!<Filter bit 14 */
  3285. #define CAN_F7R1_FB15_Pos (15U)
  3286. #define CAN_F7R1_FB15_Msk (0x1U << CAN_F7R1_FB15_Pos) /*!< 0x00008000 */
  3287. #define CAN_F7R1_FB15 CAN_F7R1_FB15_Msk /*!<Filter bit 15 */
  3288. #define CAN_F7R1_FB16_Pos (16U)
  3289. #define CAN_F7R1_FB16_Msk (0x1U << CAN_F7R1_FB16_Pos) /*!< 0x00010000 */
  3290. #define CAN_F7R1_FB16 CAN_F7R1_FB16_Msk /*!<Filter bit 16 */
  3291. #define CAN_F7R1_FB17_Pos (17U)
  3292. #define CAN_F7R1_FB17_Msk (0x1U << CAN_F7R1_FB17_Pos) /*!< 0x00020000 */
  3293. #define CAN_F7R1_FB17 CAN_F7R1_FB17_Msk /*!<Filter bit 17 */
  3294. #define CAN_F7R1_FB18_Pos (18U)
  3295. #define CAN_F7R1_FB18_Msk (0x1U << CAN_F7R1_FB18_Pos) /*!< 0x00040000 */
  3296. #define CAN_F7R1_FB18 CAN_F7R1_FB18_Msk /*!<Filter bit 18 */
  3297. #define CAN_F7R1_FB19_Pos (19U)
  3298. #define CAN_F7R1_FB19_Msk (0x1U << CAN_F7R1_FB19_Pos) /*!< 0x00080000 */
  3299. #define CAN_F7R1_FB19 CAN_F7R1_FB19_Msk /*!<Filter bit 19 */
  3300. #define CAN_F7R1_FB20_Pos (20U)
  3301. #define CAN_F7R1_FB20_Msk (0x1U << CAN_F7R1_FB20_Pos) /*!< 0x00100000 */
  3302. #define CAN_F7R1_FB20 CAN_F7R1_FB20_Msk /*!<Filter bit 20 */
  3303. #define CAN_F7R1_FB21_Pos (21U)
  3304. #define CAN_F7R1_FB21_Msk (0x1U << CAN_F7R1_FB21_Pos) /*!< 0x00200000 */
  3305. #define CAN_F7R1_FB21 CAN_F7R1_FB21_Msk /*!<Filter bit 21 */
  3306. #define CAN_F7R1_FB22_Pos (22U)
  3307. #define CAN_F7R1_FB22_Msk (0x1U << CAN_F7R1_FB22_Pos) /*!< 0x00400000 */
  3308. #define CAN_F7R1_FB22 CAN_F7R1_FB22_Msk /*!<Filter bit 22 */
  3309. #define CAN_F7R1_FB23_Pos (23U)
  3310. #define CAN_F7R1_FB23_Msk (0x1U << CAN_F7R1_FB23_Pos) /*!< 0x00800000 */
  3311. #define CAN_F7R1_FB23 CAN_F7R1_FB23_Msk /*!<Filter bit 23 */
  3312. #define CAN_F7R1_FB24_Pos (24U)
  3313. #define CAN_F7R1_FB24_Msk (0x1U << CAN_F7R1_FB24_Pos) /*!< 0x01000000 */
  3314. #define CAN_F7R1_FB24 CAN_F7R1_FB24_Msk /*!<Filter bit 24 */
  3315. #define CAN_F7R1_FB25_Pos (25U)
  3316. #define CAN_F7R1_FB25_Msk (0x1U << CAN_F7R1_FB25_Pos) /*!< 0x02000000 */
  3317. #define CAN_F7R1_FB25 CAN_F7R1_FB25_Msk /*!<Filter bit 25 */
  3318. #define CAN_F7R1_FB26_Pos (26U)
  3319. #define CAN_F7R1_FB26_Msk (0x1U << CAN_F7R1_FB26_Pos) /*!< 0x04000000 */
  3320. #define CAN_F7R1_FB26 CAN_F7R1_FB26_Msk /*!<Filter bit 26 */
  3321. #define CAN_F7R1_FB27_Pos (27U)
  3322. #define CAN_F7R1_FB27_Msk (0x1U << CAN_F7R1_FB27_Pos) /*!< 0x08000000 */
  3323. #define CAN_F7R1_FB27 CAN_F7R1_FB27_Msk /*!<Filter bit 27 */
  3324. #define CAN_F7R1_FB28_Pos (28U)
  3325. #define CAN_F7R1_FB28_Msk (0x1U << CAN_F7R1_FB28_Pos) /*!< 0x10000000 */
  3326. #define CAN_F7R1_FB28 CAN_F7R1_FB28_Msk /*!<Filter bit 28 */
  3327. #define CAN_F7R1_FB29_Pos (29U)
  3328. #define CAN_F7R1_FB29_Msk (0x1U << CAN_F7R1_FB29_Pos) /*!< 0x20000000 */
  3329. #define CAN_F7R1_FB29 CAN_F7R1_FB29_Msk /*!<Filter bit 29 */
  3330. #define CAN_F7R1_FB30_Pos (30U)
  3331. #define CAN_F7R1_FB30_Msk (0x1U << CAN_F7R1_FB30_Pos) /*!< 0x40000000 */
  3332. #define CAN_F7R1_FB30 CAN_F7R1_FB30_Msk /*!<Filter bit 30 */
  3333. #define CAN_F7R1_FB31_Pos (31U)
  3334. #define CAN_F7R1_FB31_Msk (0x1U << CAN_F7R1_FB31_Pos) /*!< 0x80000000 */
  3335. #define CAN_F7R1_FB31 CAN_F7R1_FB31_Msk /*!<Filter bit 31 */
  3336. /******************* Bit definition for CAN_F8R1 register *******************/
  3337. #define CAN_F8R1_FB0_Pos (0U)
  3338. #define CAN_F8R1_FB0_Msk (0x1U << CAN_F8R1_FB0_Pos) /*!< 0x00000001 */
  3339. #define CAN_F8R1_FB0 CAN_F8R1_FB0_Msk /*!<Filter bit 0 */
  3340. #define CAN_F8R1_FB1_Pos (1U)
  3341. #define CAN_F8R1_FB1_Msk (0x1U << CAN_F8R1_FB1_Pos) /*!< 0x00000002 */
  3342. #define CAN_F8R1_FB1 CAN_F8R1_FB1_Msk /*!<Filter bit 1 */
  3343. #define CAN_F8R1_FB2_Pos (2U)
  3344. #define CAN_F8R1_FB2_Msk (0x1U << CAN_F8R1_FB2_Pos) /*!< 0x00000004 */
  3345. #define CAN_F8R1_FB2 CAN_F8R1_FB2_Msk /*!<Filter bit 2 */
  3346. #define CAN_F8R1_FB3_Pos (3U)
  3347. #define CAN_F8R1_FB3_Msk (0x1U << CAN_F8R1_FB3_Pos) /*!< 0x00000008 */
  3348. #define CAN_F8R1_FB3 CAN_F8R1_FB3_Msk /*!<Filter bit 3 */
  3349. #define CAN_F8R1_FB4_Pos (4U)
  3350. #define CAN_F8R1_FB4_Msk (0x1U << CAN_F8R1_FB4_Pos) /*!< 0x00000010 */
  3351. #define CAN_F8R1_FB4 CAN_F8R1_FB4_Msk /*!<Filter bit 4 */
  3352. #define CAN_F8R1_FB5_Pos (5U)
  3353. #define CAN_F8R1_FB5_Msk (0x1U << CAN_F8R1_FB5_Pos) /*!< 0x00000020 */
  3354. #define CAN_F8R1_FB5 CAN_F8R1_FB5_Msk /*!<Filter bit 5 */
  3355. #define CAN_F8R1_FB6_Pos (6U)
  3356. #define CAN_F8R1_FB6_Msk (0x1U << CAN_F8R1_FB6_Pos) /*!< 0x00000040 */
  3357. #define CAN_F8R1_FB6 CAN_F8R1_FB6_Msk /*!<Filter bit 6 */
  3358. #define CAN_F8R1_FB7_Pos (7U)
  3359. #define CAN_F8R1_FB7_Msk (0x1U << CAN_F8R1_FB7_Pos) /*!< 0x00000080 */
  3360. #define CAN_F8R1_FB7 CAN_F8R1_FB7_Msk /*!<Filter bit 7 */
  3361. #define CAN_F8R1_FB8_Pos (8U)
  3362. #define CAN_F8R1_FB8_Msk (0x1U << CAN_F8R1_FB8_Pos) /*!< 0x00000100 */
  3363. #define CAN_F8R1_FB8 CAN_F8R1_FB8_Msk /*!<Filter bit 8 */
  3364. #define CAN_F8R1_FB9_Pos (9U)
  3365. #define CAN_F8R1_FB9_Msk (0x1U << CAN_F8R1_FB9_Pos) /*!< 0x00000200 */
  3366. #define CAN_F8R1_FB9 CAN_F8R1_FB9_Msk /*!<Filter bit 9 */
  3367. #define CAN_F8R1_FB10_Pos (10U)
  3368. #define CAN_F8R1_FB10_Msk (0x1U << CAN_F8R1_FB10_Pos) /*!< 0x00000400 */
  3369. #define CAN_F8R1_FB10 CAN_F8R1_FB10_Msk /*!<Filter bit 10 */
  3370. #define CAN_F8R1_FB11_Pos (11U)
  3371. #define CAN_F8R1_FB11_Msk (0x1U << CAN_F8R1_FB11_Pos) /*!< 0x00000800 */
  3372. #define CAN_F8R1_FB11 CAN_F8R1_FB11_Msk /*!<Filter bit 11 */
  3373. #define CAN_F8R1_FB12_Pos (12U)
  3374. #define CAN_F8R1_FB12_Msk (0x1U << CAN_F8R1_FB12_Pos) /*!< 0x00001000 */
  3375. #define CAN_F8R1_FB12 CAN_F8R1_FB12_Msk /*!<Filter bit 12 */
  3376. #define CAN_F8R1_FB13_Pos (13U)
  3377. #define CAN_F8R1_FB13_Msk (0x1U << CAN_F8R1_FB13_Pos) /*!< 0x00002000 */
  3378. #define CAN_F8R1_FB13 CAN_F8R1_FB13_Msk /*!<Filter bit 13 */
  3379. #define CAN_F8R1_FB14_Pos (14U)
  3380. #define CAN_F8R1_FB14_Msk (0x1U << CAN_F8R1_FB14_Pos) /*!< 0x00004000 */
  3381. #define CAN_F8R1_FB14 CAN_F8R1_FB14_Msk /*!<Filter bit 14 */
  3382. #define CAN_F8R1_FB15_Pos (15U)
  3383. #define CAN_F8R1_FB15_Msk (0x1U << CAN_F8R1_FB15_Pos) /*!< 0x00008000 */
  3384. #define CAN_F8R1_FB15 CAN_F8R1_FB15_Msk /*!<Filter bit 15 */
  3385. #define CAN_F8R1_FB16_Pos (16U)
  3386. #define CAN_F8R1_FB16_Msk (0x1U << CAN_F8R1_FB16_Pos) /*!< 0x00010000 */
  3387. #define CAN_F8R1_FB16 CAN_F8R1_FB16_Msk /*!<Filter bit 16 */
  3388. #define CAN_F8R1_FB17_Pos (17U)
  3389. #define CAN_F8R1_FB17_Msk (0x1U << CAN_F8R1_FB17_Pos) /*!< 0x00020000 */
  3390. #define CAN_F8R1_FB17 CAN_F8R1_FB17_Msk /*!<Filter bit 17 */
  3391. #define CAN_F8R1_FB18_Pos (18U)
  3392. #define CAN_F8R1_FB18_Msk (0x1U << CAN_F8R1_FB18_Pos) /*!< 0x00040000 */
  3393. #define CAN_F8R1_FB18 CAN_F8R1_FB18_Msk /*!<Filter bit 18 */
  3394. #define CAN_F8R1_FB19_Pos (19U)
  3395. #define CAN_F8R1_FB19_Msk (0x1U << CAN_F8R1_FB19_Pos) /*!< 0x00080000 */
  3396. #define CAN_F8R1_FB19 CAN_F8R1_FB19_Msk /*!<Filter bit 19 */
  3397. #define CAN_F8R1_FB20_Pos (20U)
  3398. #define CAN_F8R1_FB20_Msk (0x1U << CAN_F8R1_FB20_Pos) /*!< 0x00100000 */
  3399. #define CAN_F8R1_FB20 CAN_F8R1_FB20_Msk /*!<Filter bit 20 */
  3400. #define CAN_F8R1_FB21_Pos (21U)
  3401. #define CAN_F8R1_FB21_Msk (0x1U << CAN_F8R1_FB21_Pos) /*!< 0x00200000 */
  3402. #define CAN_F8R1_FB21 CAN_F8R1_FB21_Msk /*!<Filter bit 21 */
  3403. #define CAN_F8R1_FB22_Pos (22U)
  3404. #define CAN_F8R1_FB22_Msk (0x1U << CAN_F8R1_FB22_Pos) /*!< 0x00400000 */
  3405. #define CAN_F8R1_FB22 CAN_F8R1_FB22_Msk /*!<Filter bit 22 */
  3406. #define CAN_F8R1_FB23_Pos (23U)
  3407. #define CAN_F8R1_FB23_Msk (0x1U << CAN_F8R1_FB23_Pos) /*!< 0x00800000 */
  3408. #define CAN_F8R1_FB23 CAN_F8R1_FB23_Msk /*!<Filter bit 23 */
  3409. #define CAN_F8R1_FB24_Pos (24U)
  3410. #define CAN_F8R1_FB24_Msk (0x1U << CAN_F8R1_FB24_Pos) /*!< 0x01000000 */
  3411. #define CAN_F8R1_FB24 CAN_F8R1_FB24_Msk /*!<Filter bit 24 */
  3412. #define CAN_F8R1_FB25_Pos (25U)
  3413. #define CAN_F8R1_FB25_Msk (0x1U << CAN_F8R1_FB25_Pos) /*!< 0x02000000 */
  3414. #define CAN_F8R1_FB25 CAN_F8R1_FB25_Msk /*!<Filter bit 25 */
  3415. #define CAN_F8R1_FB26_Pos (26U)
  3416. #define CAN_F8R1_FB26_Msk (0x1U << CAN_F8R1_FB26_Pos) /*!< 0x04000000 */
  3417. #define CAN_F8R1_FB26 CAN_F8R1_FB26_Msk /*!<Filter bit 26 */
  3418. #define CAN_F8R1_FB27_Pos (27U)
  3419. #define CAN_F8R1_FB27_Msk (0x1U << CAN_F8R1_FB27_Pos) /*!< 0x08000000 */
  3420. #define CAN_F8R1_FB27 CAN_F8R1_FB27_Msk /*!<Filter bit 27 */
  3421. #define CAN_F8R1_FB28_Pos (28U)
  3422. #define CAN_F8R1_FB28_Msk (0x1U << CAN_F8R1_FB28_Pos) /*!< 0x10000000 */
  3423. #define CAN_F8R1_FB28 CAN_F8R1_FB28_Msk /*!<Filter bit 28 */
  3424. #define CAN_F8R1_FB29_Pos (29U)
  3425. #define CAN_F8R1_FB29_Msk (0x1U << CAN_F8R1_FB29_Pos) /*!< 0x20000000 */
  3426. #define CAN_F8R1_FB29 CAN_F8R1_FB29_Msk /*!<Filter bit 29 */
  3427. #define CAN_F8R1_FB30_Pos (30U)
  3428. #define CAN_F8R1_FB30_Msk (0x1U << CAN_F8R1_FB30_Pos) /*!< 0x40000000 */
  3429. #define CAN_F8R1_FB30 CAN_F8R1_FB30_Msk /*!<Filter bit 30 */
  3430. #define CAN_F8R1_FB31_Pos (31U)
  3431. #define CAN_F8R1_FB31_Msk (0x1U << CAN_F8R1_FB31_Pos) /*!< 0x80000000 */
  3432. #define CAN_F8R1_FB31 CAN_F8R1_FB31_Msk /*!<Filter bit 31 */
  3433. /******************* Bit definition for CAN_F9R1 register *******************/
  3434. #define CAN_F9R1_FB0_Pos (0U)
  3435. #define CAN_F9R1_FB0_Msk (0x1U << CAN_F9R1_FB0_Pos) /*!< 0x00000001 */
  3436. #define CAN_F9R1_FB0 CAN_F9R1_FB0_Msk /*!<Filter bit 0 */
  3437. #define CAN_F9R1_FB1_Pos (1U)
  3438. #define CAN_F9R1_FB1_Msk (0x1U << CAN_F9R1_FB1_Pos) /*!< 0x00000002 */
  3439. #define CAN_F9R1_FB1 CAN_F9R1_FB1_Msk /*!<Filter bit 1 */
  3440. #define CAN_F9R1_FB2_Pos (2U)
  3441. #define CAN_F9R1_FB2_Msk (0x1U << CAN_F9R1_FB2_Pos) /*!< 0x00000004 */
  3442. #define CAN_F9R1_FB2 CAN_F9R1_FB2_Msk /*!<Filter bit 2 */
  3443. #define CAN_F9R1_FB3_Pos (3U)
  3444. #define CAN_F9R1_FB3_Msk (0x1U << CAN_F9R1_FB3_Pos) /*!< 0x00000008 */
  3445. #define CAN_F9R1_FB3 CAN_F9R1_FB3_Msk /*!<Filter bit 3 */
  3446. #define CAN_F9R1_FB4_Pos (4U)
  3447. #define CAN_F9R1_FB4_Msk (0x1U << CAN_F9R1_FB4_Pos) /*!< 0x00000010 */
  3448. #define CAN_F9R1_FB4 CAN_F9R1_FB4_Msk /*!<Filter bit 4 */
  3449. #define CAN_F9R1_FB5_Pos (5U)
  3450. #define CAN_F9R1_FB5_Msk (0x1U << CAN_F9R1_FB5_Pos) /*!< 0x00000020 */
  3451. #define CAN_F9R1_FB5 CAN_F9R1_FB5_Msk /*!<Filter bit 5 */
  3452. #define CAN_F9R1_FB6_Pos (6U)
  3453. #define CAN_F9R1_FB6_Msk (0x1U << CAN_F9R1_FB6_Pos) /*!< 0x00000040 */
  3454. #define CAN_F9R1_FB6 CAN_F9R1_FB6_Msk /*!<Filter bit 6 */
  3455. #define CAN_F9R1_FB7_Pos (7U)
  3456. #define CAN_F9R1_FB7_Msk (0x1U << CAN_F9R1_FB7_Pos) /*!< 0x00000080 */
  3457. #define CAN_F9R1_FB7 CAN_F9R1_FB7_Msk /*!<Filter bit 7 */
  3458. #define CAN_F9R1_FB8_Pos (8U)
  3459. #define CAN_F9R1_FB8_Msk (0x1U << CAN_F9R1_FB8_Pos) /*!< 0x00000100 */
  3460. #define CAN_F9R1_FB8 CAN_F9R1_FB8_Msk /*!<Filter bit 8 */
  3461. #define CAN_F9R1_FB9_Pos (9U)
  3462. #define CAN_F9R1_FB9_Msk (0x1U << CAN_F9R1_FB9_Pos) /*!< 0x00000200 */
  3463. #define CAN_F9R1_FB9 CAN_F9R1_FB9_Msk /*!<Filter bit 9 */
  3464. #define CAN_F9R1_FB10_Pos (10U)
  3465. #define CAN_F9R1_FB10_Msk (0x1U << CAN_F9R1_FB10_Pos) /*!< 0x00000400 */
  3466. #define CAN_F9R1_FB10 CAN_F9R1_FB10_Msk /*!<Filter bit 10 */
  3467. #define CAN_F9R1_FB11_Pos (11U)
  3468. #define CAN_F9R1_FB11_Msk (0x1U << CAN_F9R1_FB11_Pos) /*!< 0x00000800 */
  3469. #define CAN_F9R1_FB11 CAN_F9R1_FB11_Msk /*!<Filter bit 11 */
  3470. #define CAN_F9R1_FB12_Pos (12U)
  3471. #define CAN_F9R1_FB12_Msk (0x1U << CAN_F9R1_FB12_Pos) /*!< 0x00001000 */
  3472. #define CAN_F9R1_FB12 CAN_F9R1_FB12_Msk /*!<Filter bit 12 */
  3473. #define CAN_F9R1_FB13_Pos (13U)
  3474. #define CAN_F9R1_FB13_Msk (0x1U << CAN_F9R1_FB13_Pos) /*!< 0x00002000 */
  3475. #define CAN_F9R1_FB13 CAN_F9R1_FB13_Msk /*!<Filter bit 13 */
  3476. #define CAN_F9R1_FB14_Pos (14U)
  3477. #define CAN_F9R1_FB14_Msk (0x1U << CAN_F9R1_FB14_Pos) /*!< 0x00004000 */
  3478. #define CAN_F9R1_FB14 CAN_F9R1_FB14_Msk /*!<Filter bit 14 */
  3479. #define CAN_F9R1_FB15_Pos (15U)
  3480. #define CAN_F9R1_FB15_Msk (0x1U << CAN_F9R1_FB15_Pos) /*!< 0x00008000 */
  3481. #define CAN_F9R1_FB15 CAN_F9R1_FB15_Msk /*!<Filter bit 15 */
  3482. #define CAN_F9R1_FB16_Pos (16U)
  3483. #define CAN_F9R1_FB16_Msk (0x1U << CAN_F9R1_FB16_Pos) /*!< 0x00010000 */
  3484. #define CAN_F9R1_FB16 CAN_F9R1_FB16_Msk /*!<Filter bit 16 */
  3485. #define CAN_F9R1_FB17_Pos (17U)
  3486. #define CAN_F9R1_FB17_Msk (0x1U << CAN_F9R1_FB17_Pos) /*!< 0x00020000 */
  3487. #define CAN_F9R1_FB17 CAN_F9R1_FB17_Msk /*!<Filter bit 17 */
  3488. #define CAN_F9R1_FB18_Pos (18U)
  3489. #define CAN_F9R1_FB18_Msk (0x1U << CAN_F9R1_FB18_Pos) /*!< 0x00040000 */
  3490. #define CAN_F9R1_FB18 CAN_F9R1_FB18_Msk /*!<Filter bit 18 */
  3491. #define CAN_F9R1_FB19_Pos (19U)
  3492. #define CAN_F9R1_FB19_Msk (0x1U << CAN_F9R1_FB19_Pos) /*!< 0x00080000 */
  3493. #define CAN_F9R1_FB19 CAN_F9R1_FB19_Msk /*!<Filter bit 19 */
  3494. #define CAN_F9R1_FB20_Pos (20U)
  3495. #define CAN_F9R1_FB20_Msk (0x1U << CAN_F9R1_FB20_Pos) /*!< 0x00100000 */
  3496. #define CAN_F9R1_FB20 CAN_F9R1_FB20_Msk /*!<Filter bit 20 */
  3497. #define CAN_F9R1_FB21_Pos (21U)
  3498. #define CAN_F9R1_FB21_Msk (0x1U << CAN_F9R1_FB21_Pos) /*!< 0x00200000 */
  3499. #define CAN_F9R1_FB21 CAN_F9R1_FB21_Msk /*!<Filter bit 21 */
  3500. #define CAN_F9R1_FB22_Pos (22U)
  3501. #define CAN_F9R1_FB22_Msk (0x1U << CAN_F9R1_FB22_Pos) /*!< 0x00400000 */
  3502. #define CAN_F9R1_FB22 CAN_F9R1_FB22_Msk /*!<Filter bit 22 */
  3503. #define CAN_F9R1_FB23_Pos (23U)
  3504. #define CAN_F9R1_FB23_Msk (0x1U << CAN_F9R1_FB23_Pos) /*!< 0x00800000 */
  3505. #define CAN_F9R1_FB23 CAN_F9R1_FB23_Msk /*!<Filter bit 23 */
  3506. #define CAN_F9R1_FB24_Pos (24U)
  3507. #define CAN_F9R1_FB24_Msk (0x1U << CAN_F9R1_FB24_Pos) /*!< 0x01000000 */
  3508. #define CAN_F9R1_FB24 CAN_F9R1_FB24_Msk /*!<Filter bit 24 */
  3509. #define CAN_F9R1_FB25_Pos (25U)
  3510. #define CAN_F9R1_FB25_Msk (0x1U << CAN_F9R1_FB25_Pos) /*!< 0x02000000 */
  3511. #define CAN_F9R1_FB25 CAN_F9R1_FB25_Msk /*!<Filter bit 25 */
  3512. #define CAN_F9R1_FB26_Pos (26U)
  3513. #define CAN_F9R1_FB26_Msk (0x1U << CAN_F9R1_FB26_Pos) /*!< 0x04000000 */
  3514. #define CAN_F9R1_FB26 CAN_F9R1_FB26_Msk /*!<Filter bit 26 */
  3515. #define CAN_F9R1_FB27_Pos (27U)
  3516. #define CAN_F9R1_FB27_Msk (0x1U << CAN_F9R1_FB27_Pos) /*!< 0x08000000 */
  3517. #define CAN_F9R1_FB27 CAN_F9R1_FB27_Msk /*!<Filter bit 27 */
  3518. #define CAN_F9R1_FB28_Pos (28U)
  3519. #define CAN_F9R1_FB28_Msk (0x1U << CAN_F9R1_FB28_Pos) /*!< 0x10000000 */
  3520. #define CAN_F9R1_FB28 CAN_F9R1_FB28_Msk /*!<Filter bit 28 */
  3521. #define CAN_F9R1_FB29_Pos (29U)
  3522. #define CAN_F9R1_FB29_Msk (0x1U << CAN_F9R1_FB29_Pos) /*!< 0x20000000 */
  3523. #define CAN_F9R1_FB29 CAN_F9R1_FB29_Msk /*!<Filter bit 29 */
  3524. #define CAN_F9R1_FB30_Pos (30U)
  3525. #define CAN_F9R1_FB30_Msk (0x1U << CAN_F9R1_FB30_Pos) /*!< 0x40000000 */
  3526. #define CAN_F9R1_FB30 CAN_F9R1_FB30_Msk /*!<Filter bit 30 */
  3527. #define CAN_F9R1_FB31_Pos (31U)
  3528. #define CAN_F9R1_FB31_Msk (0x1U << CAN_F9R1_FB31_Pos) /*!< 0x80000000 */
  3529. #define CAN_F9R1_FB31 CAN_F9R1_FB31_Msk /*!<Filter bit 31 */
  3530. /******************* Bit definition for CAN_F10R1 register ******************/
  3531. #define CAN_F10R1_FB0_Pos (0U)
  3532. #define CAN_F10R1_FB0_Msk (0x1U << CAN_F10R1_FB0_Pos) /*!< 0x00000001 */
  3533. #define CAN_F10R1_FB0 CAN_F10R1_FB0_Msk /*!<Filter bit 0 */
  3534. #define CAN_F10R1_FB1_Pos (1U)
  3535. #define CAN_F10R1_FB1_Msk (0x1U << CAN_F10R1_FB1_Pos) /*!< 0x00000002 */
  3536. #define CAN_F10R1_FB1 CAN_F10R1_FB1_Msk /*!<Filter bit 1 */
  3537. #define CAN_F10R1_FB2_Pos (2U)
  3538. #define CAN_F10R1_FB2_Msk (0x1U << CAN_F10R1_FB2_Pos) /*!< 0x00000004 */
  3539. #define CAN_F10R1_FB2 CAN_F10R1_FB2_Msk /*!<Filter bit 2 */
  3540. #define CAN_F10R1_FB3_Pos (3U)
  3541. #define CAN_F10R1_FB3_Msk (0x1U << CAN_F10R1_FB3_Pos) /*!< 0x00000008 */
  3542. #define CAN_F10R1_FB3 CAN_F10R1_FB3_Msk /*!<Filter bit 3 */
  3543. #define CAN_F10R1_FB4_Pos (4U)
  3544. #define CAN_F10R1_FB4_Msk (0x1U << CAN_F10R1_FB4_Pos) /*!< 0x00000010 */
  3545. #define CAN_F10R1_FB4 CAN_F10R1_FB4_Msk /*!<Filter bit 4 */
  3546. #define CAN_F10R1_FB5_Pos (5U)
  3547. #define CAN_F10R1_FB5_Msk (0x1U << CAN_F10R1_FB5_Pos) /*!< 0x00000020 */
  3548. #define CAN_F10R1_FB5 CAN_F10R1_FB5_Msk /*!<Filter bit 5 */
  3549. #define CAN_F10R1_FB6_Pos (6U)
  3550. #define CAN_F10R1_FB6_Msk (0x1U << CAN_F10R1_FB6_Pos) /*!< 0x00000040 */
  3551. #define CAN_F10R1_FB6 CAN_F10R1_FB6_Msk /*!<Filter bit 6 */
  3552. #define CAN_F10R1_FB7_Pos (7U)
  3553. #define CAN_F10R1_FB7_Msk (0x1U << CAN_F10R1_FB7_Pos) /*!< 0x00000080 */
  3554. #define CAN_F10R1_FB7 CAN_F10R1_FB7_Msk /*!<Filter bit 7 */
  3555. #define CAN_F10R1_FB8_Pos (8U)
  3556. #define CAN_F10R1_FB8_Msk (0x1U << CAN_F10R1_FB8_Pos) /*!< 0x00000100 */
  3557. #define CAN_F10R1_FB8 CAN_F10R1_FB8_Msk /*!<Filter bit 8 */
  3558. #define CAN_F10R1_FB9_Pos (9U)
  3559. #define CAN_F10R1_FB9_Msk (0x1U << CAN_F10R1_FB9_Pos) /*!< 0x00000200 */
  3560. #define CAN_F10R1_FB9 CAN_F10R1_FB9_Msk /*!<Filter bit 9 */
  3561. #define CAN_F10R1_FB10_Pos (10U)
  3562. #define CAN_F10R1_FB10_Msk (0x1U << CAN_F10R1_FB10_Pos) /*!< 0x00000400 */
  3563. #define CAN_F10R1_FB10 CAN_F10R1_FB10_Msk /*!<Filter bit 10 */
  3564. #define CAN_F10R1_FB11_Pos (11U)
  3565. #define CAN_F10R1_FB11_Msk (0x1U << CAN_F10R1_FB11_Pos) /*!< 0x00000800 */
  3566. #define CAN_F10R1_FB11 CAN_F10R1_FB11_Msk /*!<Filter bit 11 */
  3567. #define CAN_F10R1_FB12_Pos (12U)
  3568. #define CAN_F10R1_FB12_Msk (0x1U << CAN_F10R1_FB12_Pos) /*!< 0x00001000 */
  3569. #define CAN_F10R1_FB12 CAN_F10R1_FB12_Msk /*!<Filter bit 12 */
  3570. #define CAN_F10R1_FB13_Pos (13U)
  3571. #define CAN_F10R1_FB13_Msk (0x1U << CAN_F10R1_FB13_Pos) /*!< 0x00002000 */
  3572. #define CAN_F10R1_FB13 CAN_F10R1_FB13_Msk /*!<Filter bit 13 */
  3573. #define CAN_F10R1_FB14_Pos (14U)
  3574. #define CAN_F10R1_FB14_Msk (0x1U << CAN_F10R1_FB14_Pos) /*!< 0x00004000 */
  3575. #define CAN_F10R1_FB14 CAN_F10R1_FB14_Msk /*!<Filter bit 14 */
  3576. #define CAN_F10R1_FB15_Pos (15U)
  3577. #define CAN_F10R1_FB15_Msk (0x1U << CAN_F10R1_FB15_Pos) /*!< 0x00008000 */
  3578. #define CAN_F10R1_FB15 CAN_F10R1_FB15_Msk /*!<Filter bit 15 */
  3579. #define CAN_F10R1_FB16_Pos (16U)
  3580. #define CAN_F10R1_FB16_Msk (0x1U << CAN_F10R1_FB16_Pos) /*!< 0x00010000 */
  3581. #define CAN_F10R1_FB16 CAN_F10R1_FB16_Msk /*!<Filter bit 16 */
  3582. #define CAN_F10R1_FB17_Pos (17U)
  3583. #define CAN_F10R1_FB17_Msk (0x1U << CAN_F10R1_FB17_Pos) /*!< 0x00020000 */
  3584. #define CAN_F10R1_FB17 CAN_F10R1_FB17_Msk /*!<Filter bit 17 */
  3585. #define CAN_F10R1_FB18_Pos (18U)
  3586. #define CAN_F10R1_FB18_Msk (0x1U << CAN_F10R1_FB18_Pos) /*!< 0x00040000 */
  3587. #define CAN_F10R1_FB18 CAN_F10R1_FB18_Msk /*!<Filter bit 18 */
  3588. #define CAN_F10R1_FB19_Pos (19U)
  3589. #define CAN_F10R1_FB19_Msk (0x1U << CAN_F10R1_FB19_Pos) /*!< 0x00080000 */
  3590. #define CAN_F10R1_FB19 CAN_F10R1_FB19_Msk /*!<Filter bit 19 */
  3591. #define CAN_F10R1_FB20_Pos (20U)
  3592. #define CAN_F10R1_FB20_Msk (0x1U << CAN_F10R1_FB20_Pos) /*!< 0x00100000 */
  3593. #define CAN_F10R1_FB20 CAN_F10R1_FB20_Msk /*!<Filter bit 20 */
  3594. #define CAN_F10R1_FB21_Pos (21U)
  3595. #define CAN_F10R1_FB21_Msk (0x1U << CAN_F10R1_FB21_Pos) /*!< 0x00200000 */
  3596. #define CAN_F10R1_FB21 CAN_F10R1_FB21_Msk /*!<Filter bit 21 */
  3597. #define CAN_F10R1_FB22_Pos (22U)
  3598. #define CAN_F10R1_FB22_Msk (0x1U << CAN_F10R1_FB22_Pos) /*!< 0x00400000 */
  3599. #define CAN_F10R1_FB22 CAN_F10R1_FB22_Msk /*!<Filter bit 22 */
  3600. #define CAN_F10R1_FB23_Pos (23U)
  3601. #define CAN_F10R1_FB23_Msk (0x1U << CAN_F10R1_FB23_Pos) /*!< 0x00800000 */
  3602. #define CAN_F10R1_FB23 CAN_F10R1_FB23_Msk /*!<Filter bit 23 */
  3603. #define CAN_F10R1_FB24_Pos (24U)
  3604. #define CAN_F10R1_FB24_Msk (0x1U << CAN_F10R1_FB24_Pos) /*!< 0x01000000 */
  3605. #define CAN_F10R1_FB24 CAN_F10R1_FB24_Msk /*!<Filter bit 24 */
  3606. #define CAN_F10R1_FB25_Pos (25U)
  3607. #define CAN_F10R1_FB25_Msk (0x1U << CAN_F10R1_FB25_Pos) /*!< 0x02000000 */
  3608. #define CAN_F10R1_FB25 CAN_F10R1_FB25_Msk /*!<Filter bit 25 */
  3609. #define CAN_F10R1_FB26_Pos (26U)
  3610. #define CAN_F10R1_FB26_Msk (0x1U << CAN_F10R1_FB26_Pos) /*!< 0x04000000 */
  3611. #define CAN_F10R1_FB26 CAN_F10R1_FB26_Msk /*!<Filter bit 26 */
  3612. #define CAN_F10R1_FB27_Pos (27U)
  3613. #define CAN_F10R1_FB27_Msk (0x1U << CAN_F10R1_FB27_Pos) /*!< 0x08000000 */
  3614. #define CAN_F10R1_FB27 CAN_F10R1_FB27_Msk /*!<Filter bit 27 */
  3615. #define CAN_F10R1_FB28_Pos (28U)
  3616. #define CAN_F10R1_FB28_Msk (0x1U << CAN_F10R1_FB28_Pos) /*!< 0x10000000 */
  3617. #define CAN_F10R1_FB28 CAN_F10R1_FB28_Msk /*!<Filter bit 28 */
  3618. #define CAN_F10R1_FB29_Pos (29U)
  3619. #define CAN_F10R1_FB29_Msk (0x1U << CAN_F10R1_FB29_Pos) /*!< 0x20000000 */
  3620. #define CAN_F10R1_FB29 CAN_F10R1_FB29_Msk /*!<Filter bit 29 */
  3621. #define CAN_F10R1_FB30_Pos (30U)
  3622. #define CAN_F10R1_FB30_Msk (0x1U << CAN_F10R1_FB30_Pos) /*!< 0x40000000 */
  3623. #define CAN_F10R1_FB30 CAN_F10R1_FB30_Msk /*!<Filter bit 30 */
  3624. #define CAN_F10R1_FB31_Pos (31U)
  3625. #define CAN_F10R1_FB31_Msk (0x1U << CAN_F10R1_FB31_Pos) /*!< 0x80000000 */
  3626. #define CAN_F10R1_FB31 CAN_F10R1_FB31_Msk /*!<Filter bit 31 */
  3627. /******************* Bit definition for CAN_F11R1 register ******************/
  3628. #define CAN_F11R1_FB0_Pos (0U)
  3629. #define CAN_F11R1_FB0_Msk (0x1U << CAN_F11R1_FB0_Pos) /*!< 0x00000001 */
  3630. #define CAN_F11R1_FB0 CAN_F11R1_FB0_Msk /*!<Filter bit 0 */
  3631. #define CAN_F11R1_FB1_Pos (1U)
  3632. #define CAN_F11R1_FB1_Msk (0x1U << CAN_F11R1_FB1_Pos) /*!< 0x00000002 */
  3633. #define CAN_F11R1_FB1 CAN_F11R1_FB1_Msk /*!<Filter bit 1 */
  3634. #define CAN_F11R1_FB2_Pos (2U)
  3635. #define CAN_F11R1_FB2_Msk (0x1U << CAN_F11R1_FB2_Pos) /*!< 0x00000004 */
  3636. #define CAN_F11R1_FB2 CAN_F11R1_FB2_Msk /*!<Filter bit 2 */
  3637. #define CAN_F11R1_FB3_Pos (3U)
  3638. #define CAN_F11R1_FB3_Msk (0x1U << CAN_F11R1_FB3_Pos) /*!< 0x00000008 */
  3639. #define CAN_F11R1_FB3 CAN_F11R1_FB3_Msk /*!<Filter bit 3 */
  3640. #define CAN_F11R1_FB4_Pos (4U)
  3641. #define CAN_F11R1_FB4_Msk (0x1U << CAN_F11R1_FB4_Pos) /*!< 0x00000010 */
  3642. #define CAN_F11R1_FB4 CAN_F11R1_FB4_Msk /*!<Filter bit 4 */
  3643. #define CAN_F11R1_FB5_Pos (5U)
  3644. #define CAN_F11R1_FB5_Msk (0x1U << CAN_F11R1_FB5_Pos) /*!< 0x00000020 */
  3645. #define CAN_F11R1_FB5 CAN_F11R1_FB5_Msk /*!<Filter bit 5 */
  3646. #define CAN_F11R1_FB6_Pos (6U)
  3647. #define CAN_F11R1_FB6_Msk (0x1U << CAN_F11R1_FB6_Pos) /*!< 0x00000040 */
  3648. #define CAN_F11R1_FB6 CAN_F11R1_FB6_Msk /*!<Filter bit 6 */
  3649. #define CAN_F11R1_FB7_Pos (7U)
  3650. #define CAN_F11R1_FB7_Msk (0x1U << CAN_F11R1_FB7_Pos) /*!< 0x00000080 */
  3651. #define CAN_F11R1_FB7 CAN_F11R1_FB7_Msk /*!<Filter bit 7 */
  3652. #define CAN_F11R1_FB8_Pos (8U)
  3653. #define CAN_F11R1_FB8_Msk (0x1U << CAN_F11R1_FB8_Pos) /*!< 0x00000100 */
  3654. #define CAN_F11R1_FB8 CAN_F11R1_FB8_Msk /*!<Filter bit 8 */
  3655. #define CAN_F11R1_FB9_Pos (9U)
  3656. #define CAN_F11R1_FB9_Msk (0x1U << CAN_F11R1_FB9_Pos) /*!< 0x00000200 */
  3657. #define CAN_F11R1_FB9 CAN_F11R1_FB9_Msk /*!<Filter bit 9 */
  3658. #define CAN_F11R1_FB10_Pos (10U)
  3659. #define CAN_F11R1_FB10_Msk (0x1U << CAN_F11R1_FB10_Pos) /*!< 0x00000400 */
  3660. #define CAN_F11R1_FB10 CAN_F11R1_FB10_Msk /*!<Filter bit 10 */
  3661. #define CAN_F11R1_FB11_Pos (11U)
  3662. #define CAN_F11R1_FB11_Msk (0x1U << CAN_F11R1_FB11_Pos) /*!< 0x00000800 */
  3663. #define CAN_F11R1_FB11 CAN_F11R1_FB11_Msk /*!<Filter bit 11 */
  3664. #define CAN_F11R1_FB12_Pos (12U)
  3665. #define CAN_F11R1_FB12_Msk (0x1U << CAN_F11R1_FB12_Pos) /*!< 0x00001000 */
  3666. #define CAN_F11R1_FB12 CAN_F11R1_FB12_Msk /*!<Filter bit 12 */
  3667. #define CAN_F11R1_FB13_Pos (13U)
  3668. #define CAN_F11R1_FB13_Msk (0x1U << CAN_F11R1_FB13_Pos) /*!< 0x00002000 */
  3669. #define CAN_F11R1_FB13 CAN_F11R1_FB13_Msk /*!<Filter bit 13 */
  3670. #define CAN_F11R1_FB14_Pos (14U)
  3671. #define CAN_F11R1_FB14_Msk (0x1U << CAN_F11R1_FB14_Pos) /*!< 0x00004000 */
  3672. #define CAN_F11R1_FB14 CAN_F11R1_FB14_Msk /*!<Filter bit 14 */
  3673. #define CAN_F11R1_FB15_Pos (15U)
  3674. #define CAN_F11R1_FB15_Msk (0x1U << CAN_F11R1_FB15_Pos) /*!< 0x00008000 */
  3675. #define CAN_F11R1_FB15 CAN_F11R1_FB15_Msk /*!<Filter bit 15 */
  3676. #define CAN_F11R1_FB16_Pos (16U)
  3677. #define CAN_F11R1_FB16_Msk (0x1U << CAN_F11R1_FB16_Pos) /*!< 0x00010000 */
  3678. #define CAN_F11R1_FB16 CAN_F11R1_FB16_Msk /*!<Filter bit 16 */
  3679. #define CAN_F11R1_FB17_Pos (17U)
  3680. #define CAN_F11R1_FB17_Msk (0x1U << CAN_F11R1_FB17_Pos) /*!< 0x00020000 */
  3681. #define CAN_F11R1_FB17 CAN_F11R1_FB17_Msk /*!<Filter bit 17 */
  3682. #define CAN_F11R1_FB18_Pos (18U)
  3683. #define CAN_F11R1_FB18_Msk (0x1U << CAN_F11R1_FB18_Pos) /*!< 0x00040000 */
  3684. #define CAN_F11R1_FB18 CAN_F11R1_FB18_Msk /*!<Filter bit 18 */
  3685. #define CAN_F11R1_FB19_Pos (19U)
  3686. #define CAN_F11R1_FB19_Msk (0x1U << CAN_F11R1_FB19_Pos) /*!< 0x00080000 */
  3687. #define CAN_F11R1_FB19 CAN_F11R1_FB19_Msk /*!<Filter bit 19 */
  3688. #define CAN_F11R1_FB20_Pos (20U)
  3689. #define CAN_F11R1_FB20_Msk (0x1U << CAN_F11R1_FB20_Pos) /*!< 0x00100000 */
  3690. #define CAN_F11R1_FB20 CAN_F11R1_FB20_Msk /*!<Filter bit 20 */
  3691. #define CAN_F11R1_FB21_Pos (21U)
  3692. #define CAN_F11R1_FB21_Msk (0x1U << CAN_F11R1_FB21_Pos) /*!< 0x00200000 */
  3693. #define CAN_F11R1_FB21 CAN_F11R1_FB21_Msk /*!<Filter bit 21 */
  3694. #define CAN_F11R1_FB22_Pos (22U)
  3695. #define CAN_F11R1_FB22_Msk (0x1U << CAN_F11R1_FB22_Pos) /*!< 0x00400000 */
  3696. #define CAN_F11R1_FB22 CAN_F11R1_FB22_Msk /*!<Filter bit 22 */
  3697. #define CAN_F11R1_FB23_Pos (23U)
  3698. #define CAN_F11R1_FB23_Msk (0x1U << CAN_F11R1_FB23_Pos) /*!< 0x00800000 */
  3699. #define CAN_F11R1_FB23 CAN_F11R1_FB23_Msk /*!<Filter bit 23 */
  3700. #define CAN_F11R1_FB24_Pos (24U)
  3701. #define CAN_F11R1_FB24_Msk (0x1U << CAN_F11R1_FB24_Pos) /*!< 0x01000000 */
  3702. #define CAN_F11R1_FB24 CAN_F11R1_FB24_Msk /*!<Filter bit 24 */
  3703. #define CAN_F11R1_FB25_Pos (25U)
  3704. #define CAN_F11R1_FB25_Msk (0x1U << CAN_F11R1_FB25_Pos) /*!< 0x02000000 */
  3705. #define CAN_F11R1_FB25 CAN_F11R1_FB25_Msk /*!<Filter bit 25 */
  3706. #define CAN_F11R1_FB26_Pos (26U)
  3707. #define CAN_F11R1_FB26_Msk (0x1U << CAN_F11R1_FB26_Pos) /*!< 0x04000000 */
  3708. #define CAN_F11R1_FB26 CAN_F11R1_FB26_Msk /*!<Filter bit 26 */
  3709. #define CAN_F11R1_FB27_Pos (27U)
  3710. #define CAN_F11R1_FB27_Msk (0x1U << CAN_F11R1_FB27_Pos) /*!< 0x08000000 */
  3711. #define CAN_F11R1_FB27 CAN_F11R1_FB27_Msk /*!<Filter bit 27 */
  3712. #define CAN_F11R1_FB28_Pos (28U)
  3713. #define CAN_F11R1_FB28_Msk (0x1U << CAN_F11R1_FB28_Pos) /*!< 0x10000000 */
  3714. #define CAN_F11R1_FB28 CAN_F11R1_FB28_Msk /*!<Filter bit 28 */
  3715. #define CAN_F11R1_FB29_Pos (29U)
  3716. #define CAN_F11R1_FB29_Msk (0x1U << CAN_F11R1_FB29_Pos) /*!< 0x20000000 */
  3717. #define CAN_F11R1_FB29 CAN_F11R1_FB29_Msk /*!<Filter bit 29 */
  3718. #define CAN_F11R1_FB30_Pos (30U)
  3719. #define CAN_F11R1_FB30_Msk (0x1U << CAN_F11R1_FB30_Pos) /*!< 0x40000000 */
  3720. #define CAN_F11R1_FB30 CAN_F11R1_FB30_Msk /*!<Filter bit 30 */
  3721. #define CAN_F11R1_FB31_Pos (31U)
  3722. #define CAN_F11R1_FB31_Msk (0x1U << CAN_F11R1_FB31_Pos) /*!< 0x80000000 */
  3723. #define CAN_F11R1_FB31 CAN_F11R1_FB31_Msk /*!<Filter bit 31 */
  3724. /******************* Bit definition for CAN_F12R1 register ******************/
  3725. #define CAN_F12R1_FB0_Pos (0U)
  3726. #define CAN_F12R1_FB0_Msk (0x1U << CAN_F12R1_FB0_Pos) /*!< 0x00000001 */
  3727. #define CAN_F12R1_FB0 CAN_F12R1_FB0_Msk /*!<Filter bit 0 */
  3728. #define CAN_F12R1_FB1_Pos (1U)
  3729. #define CAN_F12R1_FB1_Msk (0x1U << CAN_F12R1_FB1_Pos) /*!< 0x00000002 */
  3730. #define CAN_F12R1_FB1 CAN_F12R1_FB1_Msk /*!<Filter bit 1 */
  3731. #define CAN_F12R1_FB2_Pos (2U)
  3732. #define CAN_F12R1_FB2_Msk (0x1U << CAN_F12R1_FB2_Pos) /*!< 0x00000004 */
  3733. #define CAN_F12R1_FB2 CAN_F12R1_FB2_Msk /*!<Filter bit 2 */
  3734. #define CAN_F12R1_FB3_Pos (3U)
  3735. #define CAN_F12R1_FB3_Msk (0x1U << CAN_F12R1_FB3_Pos) /*!< 0x00000008 */
  3736. #define CAN_F12R1_FB3 CAN_F12R1_FB3_Msk /*!<Filter bit 3 */
  3737. #define CAN_F12R1_FB4_Pos (4U)
  3738. #define CAN_F12R1_FB4_Msk (0x1U << CAN_F12R1_FB4_Pos) /*!< 0x00000010 */
  3739. #define CAN_F12R1_FB4 CAN_F12R1_FB4_Msk /*!<Filter bit 4 */
  3740. #define CAN_F12R1_FB5_Pos (5U)
  3741. #define CAN_F12R1_FB5_Msk (0x1U << CAN_F12R1_FB5_Pos) /*!< 0x00000020 */
  3742. #define CAN_F12R1_FB5 CAN_F12R1_FB5_Msk /*!<Filter bit 5 */
  3743. #define CAN_F12R1_FB6_Pos (6U)
  3744. #define CAN_F12R1_FB6_Msk (0x1U << CAN_F12R1_FB6_Pos) /*!< 0x00000040 */
  3745. #define CAN_F12R1_FB6 CAN_F12R1_FB6_Msk /*!<Filter bit 6 */
  3746. #define CAN_F12R1_FB7_Pos (7U)
  3747. #define CAN_F12R1_FB7_Msk (0x1U << CAN_F12R1_FB7_Pos) /*!< 0x00000080 */
  3748. #define CAN_F12R1_FB7 CAN_F12R1_FB7_Msk /*!<Filter bit 7 */
  3749. #define CAN_F12R1_FB8_Pos (8U)
  3750. #define CAN_F12R1_FB8_Msk (0x1U << CAN_F12R1_FB8_Pos) /*!< 0x00000100 */
  3751. #define CAN_F12R1_FB8 CAN_F12R1_FB8_Msk /*!<Filter bit 8 */
  3752. #define CAN_F12R1_FB9_Pos (9U)
  3753. #define CAN_F12R1_FB9_Msk (0x1U << CAN_F12R1_FB9_Pos) /*!< 0x00000200 */
  3754. #define CAN_F12R1_FB9 CAN_F12R1_FB9_Msk /*!<Filter bit 9 */
  3755. #define CAN_F12R1_FB10_Pos (10U)
  3756. #define CAN_F12R1_FB10_Msk (0x1U << CAN_F12R1_FB10_Pos) /*!< 0x00000400 */
  3757. #define CAN_F12R1_FB10 CAN_F12R1_FB10_Msk /*!<Filter bit 10 */
  3758. #define CAN_F12R1_FB11_Pos (11U)
  3759. #define CAN_F12R1_FB11_Msk (0x1U << CAN_F12R1_FB11_Pos) /*!< 0x00000800 */
  3760. #define CAN_F12R1_FB11 CAN_F12R1_FB11_Msk /*!<Filter bit 11 */
  3761. #define CAN_F12R1_FB12_Pos (12U)
  3762. #define CAN_F12R1_FB12_Msk (0x1U << CAN_F12R1_FB12_Pos) /*!< 0x00001000 */
  3763. #define CAN_F12R1_FB12 CAN_F12R1_FB12_Msk /*!<Filter bit 12 */
  3764. #define CAN_F12R1_FB13_Pos (13U)
  3765. #define CAN_F12R1_FB13_Msk (0x1U << CAN_F12R1_FB13_Pos) /*!< 0x00002000 */
  3766. #define CAN_F12R1_FB13 CAN_F12R1_FB13_Msk /*!<Filter bit 13 */
  3767. #define CAN_F12R1_FB14_Pos (14U)
  3768. #define CAN_F12R1_FB14_Msk (0x1U << CAN_F12R1_FB14_Pos) /*!< 0x00004000 */
  3769. #define CAN_F12R1_FB14 CAN_F12R1_FB14_Msk /*!<Filter bit 14 */
  3770. #define CAN_F12R1_FB15_Pos (15U)
  3771. #define CAN_F12R1_FB15_Msk (0x1U << CAN_F12R1_FB15_Pos) /*!< 0x00008000 */
  3772. #define CAN_F12R1_FB15 CAN_F12R1_FB15_Msk /*!<Filter bit 15 */
  3773. #define CAN_F12R1_FB16_Pos (16U)
  3774. #define CAN_F12R1_FB16_Msk (0x1U << CAN_F12R1_FB16_Pos) /*!< 0x00010000 */
  3775. #define CAN_F12R1_FB16 CAN_F12R1_FB16_Msk /*!<Filter bit 16 */
  3776. #define CAN_F12R1_FB17_Pos (17U)
  3777. #define CAN_F12R1_FB17_Msk (0x1U << CAN_F12R1_FB17_Pos) /*!< 0x00020000 */
  3778. #define CAN_F12R1_FB17 CAN_F12R1_FB17_Msk /*!<Filter bit 17 */
  3779. #define CAN_F12R1_FB18_Pos (18U)
  3780. #define CAN_F12R1_FB18_Msk (0x1U << CAN_F12R1_FB18_Pos) /*!< 0x00040000 */
  3781. #define CAN_F12R1_FB18 CAN_F12R1_FB18_Msk /*!<Filter bit 18 */
  3782. #define CAN_F12R1_FB19_Pos (19U)
  3783. #define CAN_F12R1_FB19_Msk (0x1U << CAN_F12R1_FB19_Pos) /*!< 0x00080000 */
  3784. #define CAN_F12R1_FB19 CAN_F12R1_FB19_Msk /*!<Filter bit 19 */
  3785. #define CAN_F12R1_FB20_Pos (20U)
  3786. #define CAN_F12R1_FB20_Msk (0x1U << CAN_F12R1_FB20_Pos) /*!< 0x00100000 */
  3787. #define CAN_F12R1_FB20 CAN_F12R1_FB20_Msk /*!<Filter bit 20 */
  3788. #define CAN_F12R1_FB21_Pos (21U)
  3789. #define CAN_F12R1_FB21_Msk (0x1U << CAN_F12R1_FB21_Pos) /*!< 0x00200000 */
  3790. #define CAN_F12R1_FB21 CAN_F12R1_FB21_Msk /*!<Filter bit 21 */
  3791. #define CAN_F12R1_FB22_Pos (22U)
  3792. #define CAN_F12R1_FB22_Msk (0x1U << CAN_F12R1_FB22_Pos) /*!< 0x00400000 */
  3793. #define CAN_F12R1_FB22 CAN_F12R1_FB22_Msk /*!<Filter bit 22 */
  3794. #define CAN_F12R1_FB23_Pos (23U)
  3795. #define CAN_F12R1_FB23_Msk (0x1U << CAN_F12R1_FB23_Pos) /*!< 0x00800000 */
  3796. #define CAN_F12R1_FB23 CAN_F12R1_FB23_Msk /*!<Filter bit 23 */
  3797. #define CAN_F12R1_FB24_Pos (24U)
  3798. #define CAN_F12R1_FB24_Msk (0x1U << CAN_F12R1_FB24_Pos) /*!< 0x01000000 */
  3799. #define CAN_F12R1_FB24 CAN_F12R1_FB24_Msk /*!<Filter bit 24 */
  3800. #define CAN_F12R1_FB25_Pos (25U)
  3801. #define CAN_F12R1_FB25_Msk (0x1U << CAN_F12R1_FB25_Pos) /*!< 0x02000000 */
  3802. #define CAN_F12R1_FB25 CAN_F12R1_FB25_Msk /*!<Filter bit 25 */
  3803. #define CAN_F12R1_FB26_Pos (26U)
  3804. #define CAN_F12R1_FB26_Msk (0x1U << CAN_F12R1_FB26_Pos) /*!< 0x04000000 */
  3805. #define CAN_F12R1_FB26 CAN_F12R1_FB26_Msk /*!<Filter bit 26 */
  3806. #define CAN_F12R1_FB27_Pos (27U)
  3807. #define CAN_F12R1_FB27_Msk (0x1U << CAN_F12R1_FB27_Pos) /*!< 0x08000000 */
  3808. #define CAN_F12R1_FB27 CAN_F12R1_FB27_Msk /*!<Filter bit 27 */
  3809. #define CAN_F12R1_FB28_Pos (28U)
  3810. #define CAN_F12R1_FB28_Msk (0x1U << CAN_F12R1_FB28_Pos) /*!< 0x10000000 */
  3811. #define CAN_F12R1_FB28 CAN_F12R1_FB28_Msk /*!<Filter bit 28 */
  3812. #define CAN_F12R1_FB29_Pos (29U)
  3813. #define CAN_F12R1_FB29_Msk (0x1U << CAN_F12R1_FB29_Pos) /*!< 0x20000000 */
  3814. #define CAN_F12R1_FB29 CAN_F12R1_FB29_Msk /*!<Filter bit 29 */
  3815. #define CAN_F12R1_FB30_Pos (30U)
  3816. #define CAN_F12R1_FB30_Msk (0x1U << CAN_F12R1_FB30_Pos) /*!< 0x40000000 */
  3817. #define CAN_F12R1_FB30 CAN_F12R1_FB30_Msk /*!<Filter bit 30 */
  3818. #define CAN_F12R1_FB31_Pos (31U)
  3819. #define CAN_F12R1_FB31_Msk (0x1U << CAN_F12R1_FB31_Pos) /*!< 0x80000000 */
  3820. #define CAN_F12R1_FB31 CAN_F12R1_FB31_Msk /*!<Filter bit 31 */
  3821. /******************* Bit definition for CAN_F13R1 register ******************/
  3822. #define CAN_F13R1_FB0_Pos (0U)
  3823. #define CAN_F13R1_FB0_Msk (0x1U << CAN_F13R1_FB0_Pos) /*!< 0x00000001 */
  3824. #define CAN_F13R1_FB0 CAN_F13R1_FB0_Msk /*!<Filter bit 0 */
  3825. #define CAN_F13R1_FB1_Pos (1U)
  3826. #define CAN_F13R1_FB1_Msk (0x1U << CAN_F13R1_FB1_Pos) /*!< 0x00000002 */
  3827. #define CAN_F13R1_FB1 CAN_F13R1_FB1_Msk /*!<Filter bit 1 */
  3828. #define CAN_F13R1_FB2_Pos (2U)
  3829. #define CAN_F13R1_FB2_Msk (0x1U << CAN_F13R1_FB2_Pos) /*!< 0x00000004 */
  3830. #define CAN_F13R1_FB2 CAN_F13R1_FB2_Msk /*!<Filter bit 2 */
  3831. #define CAN_F13R1_FB3_Pos (3U)
  3832. #define CAN_F13R1_FB3_Msk (0x1U << CAN_F13R1_FB3_Pos) /*!< 0x00000008 */
  3833. #define CAN_F13R1_FB3 CAN_F13R1_FB3_Msk /*!<Filter bit 3 */
  3834. #define CAN_F13R1_FB4_Pos (4U)
  3835. #define CAN_F13R1_FB4_Msk (0x1U << CAN_F13R1_FB4_Pos) /*!< 0x00000010 */
  3836. #define CAN_F13R1_FB4 CAN_F13R1_FB4_Msk /*!<Filter bit 4 */
  3837. #define CAN_F13R1_FB5_Pos (5U)
  3838. #define CAN_F13R1_FB5_Msk (0x1U << CAN_F13R1_FB5_Pos) /*!< 0x00000020 */
  3839. #define CAN_F13R1_FB5 CAN_F13R1_FB5_Msk /*!<Filter bit 5 */
  3840. #define CAN_F13R1_FB6_Pos (6U)
  3841. #define CAN_F13R1_FB6_Msk (0x1U << CAN_F13R1_FB6_Pos) /*!< 0x00000040 */
  3842. #define CAN_F13R1_FB6 CAN_F13R1_FB6_Msk /*!<Filter bit 6 */
  3843. #define CAN_F13R1_FB7_Pos (7U)
  3844. #define CAN_F13R1_FB7_Msk (0x1U << CAN_F13R1_FB7_Pos) /*!< 0x00000080 */
  3845. #define CAN_F13R1_FB7 CAN_F13R1_FB7_Msk /*!<Filter bit 7 */
  3846. #define CAN_F13R1_FB8_Pos (8U)
  3847. #define CAN_F13R1_FB8_Msk (0x1U << CAN_F13R1_FB8_Pos) /*!< 0x00000100 */
  3848. #define CAN_F13R1_FB8 CAN_F13R1_FB8_Msk /*!<Filter bit 8 */
  3849. #define CAN_F13R1_FB9_Pos (9U)
  3850. #define CAN_F13R1_FB9_Msk (0x1U << CAN_F13R1_FB9_Pos) /*!< 0x00000200 */
  3851. #define CAN_F13R1_FB9 CAN_F13R1_FB9_Msk /*!<Filter bit 9 */
  3852. #define CAN_F13R1_FB10_Pos (10U)
  3853. #define CAN_F13R1_FB10_Msk (0x1U << CAN_F13R1_FB10_Pos) /*!< 0x00000400 */
  3854. #define CAN_F13R1_FB10 CAN_F13R1_FB10_Msk /*!<Filter bit 10 */
  3855. #define CAN_F13R1_FB11_Pos (11U)
  3856. #define CAN_F13R1_FB11_Msk (0x1U << CAN_F13R1_FB11_Pos) /*!< 0x00000800 */
  3857. #define CAN_F13R1_FB11 CAN_F13R1_FB11_Msk /*!<Filter bit 11 */
  3858. #define CAN_F13R1_FB12_Pos (12U)
  3859. #define CAN_F13R1_FB12_Msk (0x1U << CAN_F13R1_FB12_Pos) /*!< 0x00001000 */
  3860. #define CAN_F13R1_FB12 CAN_F13R1_FB12_Msk /*!<Filter bit 12 */
  3861. #define CAN_F13R1_FB13_Pos (13U)
  3862. #define CAN_F13R1_FB13_Msk (0x1U << CAN_F13R1_FB13_Pos) /*!< 0x00002000 */
  3863. #define CAN_F13R1_FB13 CAN_F13R1_FB13_Msk /*!<Filter bit 13 */
  3864. #define CAN_F13R1_FB14_Pos (14U)
  3865. #define CAN_F13R1_FB14_Msk (0x1U << CAN_F13R1_FB14_Pos) /*!< 0x00004000 */
  3866. #define CAN_F13R1_FB14 CAN_F13R1_FB14_Msk /*!<Filter bit 14 */
  3867. #define CAN_F13R1_FB15_Pos (15U)
  3868. #define CAN_F13R1_FB15_Msk (0x1U << CAN_F13R1_FB15_Pos) /*!< 0x00008000 */
  3869. #define CAN_F13R1_FB15 CAN_F13R1_FB15_Msk /*!<Filter bit 15 */
  3870. #define CAN_F13R1_FB16_Pos (16U)
  3871. #define CAN_F13R1_FB16_Msk (0x1U << CAN_F13R1_FB16_Pos) /*!< 0x00010000 */
  3872. #define CAN_F13R1_FB16 CAN_F13R1_FB16_Msk /*!<Filter bit 16 */
  3873. #define CAN_F13R1_FB17_Pos (17U)
  3874. #define CAN_F13R1_FB17_Msk (0x1U << CAN_F13R1_FB17_Pos) /*!< 0x00020000 */
  3875. #define CAN_F13R1_FB17 CAN_F13R1_FB17_Msk /*!<Filter bit 17 */
  3876. #define CAN_F13R1_FB18_Pos (18U)
  3877. #define CAN_F13R1_FB18_Msk (0x1U << CAN_F13R1_FB18_Pos) /*!< 0x00040000 */
  3878. #define CAN_F13R1_FB18 CAN_F13R1_FB18_Msk /*!<Filter bit 18 */
  3879. #define CAN_F13R1_FB19_Pos (19U)
  3880. #define CAN_F13R1_FB19_Msk (0x1U << CAN_F13R1_FB19_Pos) /*!< 0x00080000 */
  3881. #define CAN_F13R1_FB19 CAN_F13R1_FB19_Msk /*!<Filter bit 19 */
  3882. #define CAN_F13R1_FB20_Pos (20U)
  3883. #define CAN_F13R1_FB20_Msk (0x1U << CAN_F13R1_FB20_Pos) /*!< 0x00100000 */
  3884. #define CAN_F13R1_FB20 CAN_F13R1_FB20_Msk /*!<Filter bit 20 */
  3885. #define CAN_F13R1_FB21_Pos (21U)
  3886. #define CAN_F13R1_FB21_Msk (0x1U << CAN_F13R1_FB21_Pos) /*!< 0x00200000 */
  3887. #define CAN_F13R1_FB21 CAN_F13R1_FB21_Msk /*!<Filter bit 21 */
  3888. #define CAN_F13R1_FB22_Pos (22U)
  3889. #define CAN_F13R1_FB22_Msk (0x1U << CAN_F13R1_FB22_Pos) /*!< 0x00400000 */
  3890. #define CAN_F13R1_FB22 CAN_F13R1_FB22_Msk /*!<Filter bit 22 */
  3891. #define CAN_F13R1_FB23_Pos (23U)
  3892. #define CAN_F13R1_FB23_Msk (0x1U << CAN_F13R1_FB23_Pos) /*!< 0x00800000 */
  3893. #define CAN_F13R1_FB23 CAN_F13R1_FB23_Msk /*!<Filter bit 23 */
  3894. #define CAN_F13R1_FB24_Pos (24U)
  3895. #define CAN_F13R1_FB24_Msk (0x1U << CAN_F13R1_FB24_Pos) /*!< 0x01000000 */
  3896. #define CAN_F13R1_FB24 CAN_F13R1_FB24_Msk /*!<Filter bit 24 */
  3897. #define CAN_F13R1_FB25_Pos (25U)
  3898. #define CAN_F13R1_FB25_Msk (0x1U << CAN_F13R1_FB25_Pos) /*!< 0x02000000 */
  3899. #define CAN_F13R1_FB25 CAN_F13R1_FB25_Msk /*!<Filter bit 25 */
  3900. #define CAN_F13R1_FB26_Pos (26U)
  3901. #define CAN_F13R1_FB26_Msk (0x1U << CAN_F13R1_FB26_Pos) /*!< 0x04000000 */
  3902. #define CAN_F13R1_FB26 CAN_F13R1_FB26_Msk /*!<Filter bit 26 */
  3903. #define CAN_F13R1_FB27_Pos (27U)
  3904. #define CAN_F13R1_FB27_Msk (0x1U << CAN_F13R1_FB27_Pos) /*!< 0x08000000 */
  3905. #define CAN_F13R1_FB27 CAN_F13R1_FB27_Msk /*!<Filter bit 27 */
  3906. #define CAN_F13R1_FB28_Pos (28U)
  3907. #define CAN_F13R1_FB28_Msk (0x1U << CAN_F13R1_FB28_Pos) /*!< 0x10000000 */
  3908. #define CAN_F13R1_FB28 CAN_F13R1_FB28_Msk /*!<Filter bit 28 */
  3909. #define CAN_F13R1_FB29_Pos (29U)
  3910. #define CAN_F13R1_FB29_Msk (0x1U << CAN_F13R1_FB29_Pos) /*!< 0x20000000 */
  3911. #define CAN_F13R1_FB29 CAN_F13R1_FB29_Msk /*!<Filter bit 29 */
  3912. #define CAN_F13R1_FB30_Pos (30U)
  3913. #define CAN_F13R1_FB30_Msk (0x1U << CAN_F13R1_FB30_Pos) /*!< 0x40000000 */
  3914. #define CAN_F13R1_FB30 CAN_F13R1_FB30_Msk /*!<Filter bit 30 */
  3915. #define CAN_F13R1_FB31_Pos (31U)
  3916. #define CAN_F13R1_FB31_Msk (0x1U << CAN_F13R1_FB31_Pos) /*!< 0x80000000 */
  3917. #define CAN_F13R1_FB31 CAN_F13R1_FB31_Msk /*!<Filter bit 31 */
  3918. /******************* Bit definition for CAN_F0R2 register *******************/
  3919. #define CAN_F0R2_FB0_Pos (0U)
  3920. #define CAN_F0R2_FB0_Msk (0x1U << CAN_F0R2_FB0_Pos) /*!< 0x00000001 */
  3921. #define CAN_F0R2_FB0 CAN_F0R2_FB0_Msk /*!<Filter bit 0 */
  3922. #define CAN_F0R2_FB1_Pos (1U)
  3923. #define CAN_F0R2_FB1_Msk (0x1U << CAN_F0R2_FB1_Pos) /*!< 0x00000002 */
  3924. #define CAN_F0R2_FB1 CAN_F0R2_FB1_Msk /*!<Filter bit 1 */
  3925. #define CAN_F0R2_FB2_Pos (2U)
  3926. #define CAN_F0R2_FB2_Msk (0x1U << CAN_F0R2_FB2_Pos) /*!< 0x00000004 */
  3927. #define CAN_F0R2_FB2 CAN_F0R2_FB2_Msk /*!<Filter bit 2 */
  3928. #define CAN_F0R2_FB3_Pos (3U)
  3929. #define CAN_F0R2_FB3_Msk (0x1U << CAN_F0R2_FB3_Pos) /*!< 0x00000008 */
  3930. #define CAN_F0R2_FB3 CAN_F0R2_FB3_Msk /*!<Filter bit 3 */
  3931. #define CAN_F0R2_FB4_Pos (4U)
  3932. #define CAN_F0R2_FB4_Msk (0x1U << CAN_F0R2_FB4_Pos) /*!< 0x00000010 */
  3933. #define CAN_F0R2_FB4 CAN_F0R2_FB4_Msk /*!<Filter bit 4 */
  3934. #define CAN_F0R2_FB5_Pos (5U)
  3935. #define CAN_F0R2_FB5_Msk (0x1U << CAN_F0R2_FB5_Pos) /*!< 0x00000020 */
  3936. #define CAN_F0R2_FB5 CAN_F0R2_FB5_Msk /*!<Filter bit 5 */
  3937. #define CAN_F0R2_FB6_Pos (6U)
  3938. #define CAN_F0R2_FB6_Msk (0x1U << CAN_F0R2_FB6_Pos) /*!< 0x00000040 */
  3939. #define CAN_F0R2_FB6 CAN_F0R2_FB6_Msk /*!<Filter bit 6 */
  3940. #define CAN_F0R2_FB7_Pos (7U)
  3941. #define CAN_F0R2_FB7_Msk (0x1U << CAN_F0R2_FB7_Pos) /*!< 0x00000080 */
  3942. #define CAN_F0R2_FB7 CAN_F0R2_FB7_Msk /*!<Filter bit 7 */
  3943. #define CAN_F0R2_FB8_Pos (8U)
  3944. #define CAN_F0R2_FB8_Msk (0x1U << CAN_F0R2_FB8_Pos) /*!< 0x00000100 */
  3945. #define CAN_F0R2_FB8 CAN_F0R2_FB8_Msk /*!<Filter bit 8 */
  3946. #define CAN_F0R2_FB9_Pos (9U)
  3947. #define CAN_F0R2_FB9_Msk (0x1U << CAN_F0R2_FB9_Pos) /*!< 0x00000200 */
  3948. #define CAN_F0R2_FB9 CAN_F0R2_FB9_Msk /*!<Filter bit 9 */
  3949. #define CAN_F0R2_FB10_Pos (10U)
  3950. #define CAN_F0R2_FB10_Msk (0x1U << CAN_F0R2_FB10_Pos) /*!< 0x00000400 */
  3951. #define CAN_F0R2_FB10 CAN_F0R2_FB10_Msk /*!<Filter bit 10 */
  3952. #define CAN_F0R2_FB11_Pos (11U)
  3953. #define CAN_F0R2_FB11_Msk (0x1U << CAN_F0R2_FB11_Pos) /*!< 0x00000800 */
  3954. #define CAN_F0R2_FB11 CAN_F0R2_FB11_Msk /*!<Filter bit 11 */
  3955. #define CAN_F0R2_FB12_Pos (12U)
  3956. #define CAN_F0R2_FB12_Msk (0x1U << CAN_F0R2_FB12_Pos) /*!< 0x00001000 */
  3957. #define CAN_F0R2_FB12 CAN_F0R2_FB12_Msk /*!<Filter bit 12 */
  3958. #define CAN_F0R2_FB13_Pos (13U)
  3959. #define CAN_F0R2_FB13_Msk (0x1U << CAN_F0R2_FB13_Pos) /*!< 0x00002000 */
  3960. #define CAN_F0R2_FB13 CAN_F0R2_FB13_Msk /*!<Filter bit 13 */
  3961. #define CAN_F0R2_FB14_Pos (14U)
  3962. #define CAN_F0R2_FB14_Msk (0x1U << CAN_F0R2_FB14_Pos) /*!< 0x00004000 */
  3963. #define CAN_F0R2_FB14 CAN_F0R2_FB14_Msk /*!<Filter bit 14 */
  3964. #define CAN_F0R2_FB15_Pos (15U)
  3965. #define CAN_F0R2_FB15_Msk (0x1U << CAN_F0R2_FB15_Pos) /*!< 0x00008000 */
  3966. #define CAN_F0R2_FB15 CAN_F0R2_FB15_Msk /*!<Filter bit 15 */
  3967. #define CAN_F0R2_FB16_Pos (16U)
  3968. #define CAN_F0R2_FB16_Msk (0x1U << CAN_F0R2_FB16_Pos) /*!< 0x00010000 */
  3969. #define CAN_F0R2_FB16 CAN_F0R2_FB16_Msk /*!<Filter bit 16 */
  3970. #define CAN_F0R2_FB17_Pos (17U)
  3971. #define CAN_F0R2_FB17_Msk (0x1U << CAN_F0R2_FB17_Pos) /*!< 0x00020000 */
  3972. #define CAN_F0R2_FB17 CAN_F0R2_FB17_Msk /*!<Filter bit 17 */
  3973. #define CAN_F0R2_FB18_Pos (18U)
  3974. #define CAN_F0R2_FB18_Msk (0x1U << CAN_F0R2_FB18_Pos) /*!< 0x00040000 */
  3975. #define CAN_F0R2_FB18 CAN_F0R2_FB18_Msk /*!<Filter bit 18 */
  3976. #define CAN_F0R2_FB19_Pos (19U)
  3977. #define CAN_F0R2_FB19_Msk (0x1U << CAN_F0R2_FB19_Pos) /*!< 0x00080000 */
  3978. #define CAN_F0R2_FB19 CAN_F0R2_FB19_Msk /*!<Filter bit 19 */
  3979. #define CAN_F0R2_FB20_Pos (20U)
  3980. #define CAN_F0R2_FB20_Msk (0x1U << CAN_F0R2_FB20_Pos) /*!< 0x00100000 */
  3981. #define CAN_F0R2_FB20 CAN_F0R2_FB20_Msk /*!<Filter bit 20 */
  3982. #define CAN_F0R2_FB21_Pos (21U)
  3983. #define CAN_F0R2_FB21_Msk (0x1U << CAN_F0R2_FB21_Pos) /*!< 0x00200000 */
  3984. #define CAN_F0R2_FB21 CAN_F0R2_FB21_Msk /*!<Filter bit 21 */
  3985. #define CAN_F0R2_FB22_Pos (22U)
  3986. #define CAN_F0R2_FB22_Msk (0x1U << CAN_F0R2_FB22_Pos) /*!< 0x00400000 */
  3987. #define CAN_F0R2_FB22 CAN_F0R2_FB22_Msk /*!<Filter bit 22 */
  3988. #define CAN_F0R2_FB23_Pos (23U)
  3989. #define CAN_F0R2_FB23_Msk (0x1U << CAN_F0R2_FB23_Pos) /*!< 0x00800000 */
  3990. #define CAN_F0R2_FB23 CAN_F0R2_FB23_Msk /*!<Filter bit 23 */
  3991. #define CAN_F0R2_FB24_Pos (24U)
  3992. #define CAN_F0R2_FB24_Msk (0x1U << CAN_F0R2_FB24_Pos) /*!< 0x01000000 */
  3993. #define CAN_F0R2_FB24 CAN_F0R2_FB24_Msk /*!<Filter bit 24 */
  3994. #define CAN_F0R2_FB25_Pos (25U)
  3995. #define CAN_F0R2_FB25_Msk (0x1U << CAN_F0R2_FB25_Pos) /*!< 0x02000000 */
  3996. #define CAN_F0R2_FB25 CAN_F0R2_FB25_Msk /*!<Filter bit 25 */
  3997. #define CAN_F0R2_FB26_Pos (26U)
  3998. #define CAN_F0R2_FB26_Msk (0x1U << CAN_F0R2_FB26_Pos) /*!< 0x04000000 */
  3999. #define CAN_F0R2_FB26 CAN_F0R2_FB26_Msk /*!<Filter bit 26 */
  4000. #define CAN_F0R2_FB27_Pos (27U)
  4001. #define CAN_F0R2_FB27_Msk (0x1U << CAN_F0R2_FB27_Pos) /*!< 0x08000000 */
  4002. #define CAN_F0R2_FB27 CAN_F0R2_FB27_Msk /*!<Filter bit 27 */
  4003. #define CAN_F0R2_FB28_Pos (28U)
  4004. #define CAN_F0R2_FB28_Msk (0x1U << CAN_F0R2_FB28_Pos) /*!< 0x10000000 */
  4005. #define CAN_F0R2_FB28 CAN_F0R2_FB28_Msk /*!<Filter bit 28 */
  4006. #define CAN_F0R2_FB29_Pos (29U)
  4007. #define CAN_F0R2_FB29_Msk (0x1U << CAN_F0R2_FB29_Pos) /*!< 0x20000000 */
  4008. #define CAN_F0R2_FB29 CAN_F0R2_FB29_Msk /*!<Filter bit 29 */
  4009. #define CAN_F0R2_FB30_Pos (30U)
  4010. #define CAN_F0R2_FB30_Msk (0x1U << CAN_F0R2_FB30_Pos) /*!< 0x40000000 */
  4011. #define CAN_F0R2_FB30 CAN_F0R2_FB30_Msk /*!<Filter bit 30 */
  4012. #define CAN_F0R2_FB31_Pos (31U)
  4013. #define CAN_F0R2_FB31_Msk (0x1U << CAN_F0R2_FB31_Pos) /*!< 0x80000000 */
  4014. #define CAN_F0R2_FB31 CAN_F0R2_FB31_Msk /*!<Filter bit 31 */
  4015. /******************* Bit definition for CAN_F1R2 register *******************/
  4016. #define CAN_F1R2_FB0_Pos (0U)
  4017. #define CAN_F1R2_FB0_Msk (0x1U << CAN_F1R2_FB0_Pos) /*!< 0x00000001 */
  4018. #define CAN_F1R2_FB0 CAN_F1R2_FB0_Msk /*!<Filter bit 0 */
  4019. #define CAN_F1R2_FB1_Pos (1U)
  4020. #define CAN_F1R2_FB1_Msk (0x1U << CAN_F1R2_FB1_Pos) /*!< 0x00000002 */
  4021. #define CAN_F1R2_FB1 CAN_F1R2_FB1_Msk /*!<Filter bit 1 */
  4022. #define CAN_F1R2_FB2_Pos (2U)
  4023. #define CAN_F1R2_FB2_Msk (0x1U << CAN_F1R2_FB2_Pos) /*!< 0x00000004 */
  4024. #define CAN_F1R2_FB2 CAN_F1R2_FB2_Msk /*!<Filter bit 2 */
  4025. #define CAN_F1R2_FB3_Pos (3U)
  4026. #define CAN_F1R2_FB3_Msk (0x1U << CAN_F1R2_FB3_Pos) /*!< 0x00000008 */
  4027. #define CAN_F1R2_FB3 CAN_F1R2_FB3_Msk /*!<Filter bit 3 */
  4028. #define CAN_F1R2_FB4_Pos (4U)
  4029. #define CAN_F1R2_FB4_Msk (0x1U << CAN_F1R2_FB4_Pos) /*!< 0x00000010 */
  4030. #define CAN_F1R2_FB4 CAN_F1R2_FB4_Msk /*!<Filter bit 4 */
  4031. #define CAN_F1R2_FB5_Pos (5U)
  4032. #define CAN_F1R2_FB5_Msk (0x1U << CAN_F1R2_FB5_Pos) /*!< 0x00000020 */
  4033. #define CAN_F1R2_FB5 CAN_F1R2_FB5_Msk /*!<Filter bit 5 */
  4034. #define CAN_F1R2_FB6_Pos (6U)
  4035. #define CAN_F1R2_FB6_Msk (0x1U << CAN_F1R2_FB6_Pos) /*!< 0x00000040 */
  4036. #define CAN_F1R2_FB6 CAN_F1R2_FB6_Msk /*!<Filter bit 6 */
  4037. #define CAN_F1R2_FB7_Pos (7U)
  4038. #define CAN_F1R2_FB7_Msk (0x1U << CAN_F1R2_FB7_Pos) /*!< 0x00000080 */
  4039. #define CAN_F1R2_FB7 CAN_F1R2_FB7_Msk /*!<Filter bit 7 */
  4040. #define CAN_F1R2_FB8_Pos (8U)
  4041. #define CAN_F1R2_FB8_Msk (0x1U << CAN_F1R2_FB8_Pos) /*!< 0x00000100 */
  4042. #define CAN_F1R2_FB8 CAN_F1R2_FB8_Msk /*!<Filter bit 8 */
  4043. #define CAN_F1R2_FB9_Pos (9U)
  4044. #define CAN_F1R2_FB9_Msk (0x1U << CAN_F1R2_FB9_Pos) /*!< 0x00000200 */
  4045. #define CAN_F1R2_FB9 CAN_F1R2_FB9_Msk /*!<Filter bit 9 */
  4046. #define CAN_F1R2_FB10_Pos (10U)
  4047. #define CAN_F1R2_FB10_Msk (0x1U << CAN_F1R2_FB10_Pos) /*!< 0x00000400 */
  4048. #define CAN_F1R2_FB10 CAN_F1R2_FB10_Msk /*!<Filter bit 10 */
  4049. #define CAN_F1R2_FB11_Pos (11U)
  4050. #define CAN_F1R2_FB11_Msk (0x1U << CAN_F1R2_FB11_Pos) /*!< 0x00000800 */
  4051. #define CAN_F1R2_FB11 CAN_F1R2_FB11_Msk /*!<Filter bit 11 */
  4052. #define CAN_F1R2_FB12_Pos (12U)
  4053. #define CAN_F1R2_FB12_Msk (0x1U << CAN_F1R2_FB12_Pos) /*!< 0x00001000 */
  4054. #define CAN_F1R2_FB12 CAN_F1R2_FB12_Msk /*!<Filter bit 12 */
  4055. #define CAN_F1R2_FB13_Pos (13U)
  4056. #define CAN_F1R2_FB13_Msk (0x1U << CAN_F1R2_FB13_Pos) /*!< 0x00002000 */
  4057. #define CAN_F1R2_FB13 CAN_F1R2_FB13_Msk /*!<Filter bit 13 */
  4058. #define CAN_F1R2_FB14_Pos (14U)
  4059. #define CAN_F1R2_FB14_Msk (0x1U << CAN_F1R2_FB14_Pos) /*!< 0x00004000 */
  4060. #define CAN_F1R2_FB14 CAN_F1R2_FB14_Msk /*!<Filter bit 14 */
  4061. #define CAN_F1R2_FB15_Pos (15U)
  4062. #define CAN_F1R2_FB15_Msk (0x1U << CAN_F1R2_FB15_Pos) /*!< 0x00008000 */
  4063. #define CAN_F1R2_FB15 CAN_F1R2_FB15_Msk /*!<Filter bit 15 */
  4064. #define CAN_F1R2_FB16_Pos (16U)
  4065. #define CAN_F1R2_FB16_Msk (0x1U << CAN_F1R2_FB16_Pos) /*!< 0x00010000 */
  4066. #define CAN_F1R2_FB16 CAN_F1R2_FB16_Msk /*!<Filter bit 16 */
  4067. #define CAN_F1R2_FB17_Pos (17U)
  4068. #define CAN_F1R2_FB17_Msk (0x1U << CAN_F1R2_FB17_Pos) /*!< 0x00020000 */
  4069. #define CAN_F1R2_FB17 CAN_F1R2_FB17_Msk /*!<Filter bit 17 */
  4070. #define CAN_F1R2_FB18_Pos (18U)
  4071. #define CAN_F1R2_FB18_Msk (0x1U << CAN_F1R2_FB18_Pos) /*!< 0x00040000 */
  4072. #define CAN_F1R2_FB18 CAN_F1R2_FB18_Msk /*!<Filter bit 18 */
  4073. #define CAN_F1R2_FB19_Pos (19U)
  4074. #define CAN_F1R2_FB19_Msk (0x1U << CAN_F1R2_FB19_Pos) /*!< 0x00080000 */
  4075. #define CAN_F1R2_FB19 CAN_F1R2_FB19_Msk /*!<Filter bit 19 */
  4076. #define CAN_F1R2_FB20_Pos (20U)
  4077. #define CAN_F1R2_FB20_Msk (0x1U << CAN_F1R2_FB20_Pos) /*!< 0x00100000 */
  4078. #define CAN_F1R2_FB20 CAN_F1R2_FB20_Msk /*!<Filter bit 20 */
  4079. #define CAN_F1R2_FB21_Pos (21U)
  4080. #define CAN_F1R2_FB21_Msk (0x1U << CAN_F1R2_FB21_Pos) /*!< 0x00200000 */
  4081. #define CAN_F1R2_FB21 CAN_F1R2_FB21_Msk /*!<Filter bit 21 */
  4082. #define CAN_F1R2_FB22_Pos (22U)
  4083. #define CAN_F1R2_FB22_Msk (0x1U << CAN_F1R2_FB22_Pos) /*!< 0x00400000 */
  4084. #define CAN_F1R2_FB22 CAN_F1R2_FB22_Msk /*!<Filter bit 22 */
  4085. #define CAN_F1R2_FB23_Pos (23U)
  4086. #define CAN_F1R2_FB23_Msk (0x1U << CAN_F1R2_FB23_Pos) /*!< 0x00800000 */
  4087. #define CAN_F1R2_FB23 CAN_F1R2_FB23_Msk /*!<Filter bit 23 */
  4088. #define CAN_F1R2_FB24_Pos (24U)
  4089. #define CAN_F1R2_FB24_Msk (0x1U << CAN_F1R2_FB24_Pos) /*!< 0x01000000 */
  4090. #define CAN_F1R2_FB24 CAN_F1R2_FB24_Msk /*!<Filter bit 24 */
  4091. #define CAN_F1R2_FB25_Pos (25U)
  4092. #define CAN_F1R2_FB25_Msk (0x1U << CAN_F1R2_FB25_Pos) /*!< 0x02000000 */
  4093. #define CAN_F1R2_FB25 CAN_F1R2_FB25_Msk /*!<Filter bit 25 */
  4094. #define CAN_F1R2_FB26_Pos (26U)
  4095. #define CAN_F1R2_FB26_Msk (0x1U << CAN_F1R2_FB26_Pos) /*!< 0x04000000 */
  4096. #define CAN_F1R2_FB26 CAN_F1R2_FB26_Msk /*!<Filter bit 26 */
  4097. #define CAN_F1R2_FB27_Pos (27U)
  4098. #define CAN_F1R2_FB27_Msk (0x1U << CAN_F1R2_FB27_Pos) /*!< 0x08000000 */
  4099. #define CAN_F1R2_FB27 CAN_F1R2_FB27_Msk /*!<Filter bit 27 */
  4100. #define CAN_F1R2_FB28_Pos (28U)
  4101. #define CAN_F1R2_FB28_Msk (0x1U << CAN_F1R2_FB28_Pos) /*!< 0x10000000 */
  4102. #define CAN_F1R2_FB28 CAN_F1R2_FB28_Msk /*!<Filter bit 28 */
  4103. #define CAN_F1R2_FB29_Pos (29U)
  4104. #define CAN_F1R2_FB29_Msk (0x1U << CAN_F1R2_FB29_Pos) /*!< 0x20000000 */
  4105. #define CAN_F1R2_FB29 CAN_F1R2_FB29_Msk /*!<Filter bit 29 */
  4106. #define CAN_F1R2_FB30_Pos (30U)
  4107. #define CAN_F1R2_FB30_Msk (0x1U << CAN_F1R2_FB30_Pos) /*!< 0x40000000 */
  4108. #define CAN_F1R2_FB30 CAN_F1R2_FB30_Msk /*!<Filter bit 30 */
  4109. #define CAN_F1R2_FB31_Pos (31U)
  4110. #define CAN_F1R2_FB31_Msk (0x1U << CAN_F1R2_FB31_Pos) /*!< 0x80000000 */
  4111. #define CAN_F1R2_FB31 CAN_F1R2_FB31_Msk /*!<Filter bit 31 */
  4112. /******************* Bit definition for CAN_F2R2 register *******************/
  4113. #define CAN_F2R2_FB0_Pos (0U)
  4114. #define CAN_F2R2_FB0_Msk (0x1U << CAN_F2R2_FB0_Pos) /*!< 0x00000001 */
  4115. #define CAN_F2R2_FB0 CAN_F2R2_FB0_Msk /*!<Filter bit 0 */
  4116. #define CAN_F2R2_FB1_Pos (1U)
  4117. #define CAN_F2R2_FB1_Msk (0x1U << CAN_F2R2_FB1_Pos) /*!< 0x00000002 */
  4118. #define CAN_F2R2_FB1 CAN_F2R2_FB1_Msk /*!<Filter bit 1 */
  4119. #define CAN_F2R2_FB2_Pos (2U)
  4120. #define CAN_F2R2_FB2_Msk (0x1U << CAN_F2R2_FB2_Pos) /*!< 0x00000004 */
  4121. #define CAN_F2R2_FB2 CAN_F2R2_FB2_Msk /*!<Filter bit 2 */
  4122. #define CAN_F2R2_FB3_Pos (3U)
  4123. #define CAN_F2R2_FB3_Msk (0x1U << CAN_F2R2_FB3_Pos) /*!< 0x00000008 */
  4124. #define CAN_F2R2_FB3 CAN_F2R2_FB3_Msk /*!<Filter bit 3 */
  4125. #define CAN_F2R2_FB4_Pos (4U)
  4126. #define CAN_F2R2_FB4_Msk (0x1U << CAN_F2R2_FB4_Pos) /*!< 0x00000010 */
  4127. #define CAN_F2R2_FB4 CAN_F2R2_FB4_Msk /*!<Filter bit 4 */
  4128. #define CAN_F2R2_FB5_Pos (5U)
  4129. #define CAN_F2R2_FB5_Msk (0x1U << CAN_F2R2_FB5_Pos) /*!< 0x00000020 */
  4130. #define CAN_F2R2_FB5 CAN_F2R2_FB5_Msk /*!<Filter bit 5 */
  4131. #define CAN_F2R2_FB6_Pos (6U)
  4132. #define CAN_F2R2_FB6_Msk (0x1U << CAN_F2R2_FB6_Pos) /*!< 0x00000040 */
  4133. #define CAN_F2R2_FB6 CAN_F2R2_FB6_Msk /*!<Filter bit 6 */
  4134. #define CAN_F2R2_FB7_Pos (7U)
  4135. #define CAN_F2R2_FB7_Msk (0x1U << CAN_F2R2_FB7_Pos) /*!< 0x00000080 */
  4136. #define CAN_F2R2_FB7 CAN_F2R2_FB7_Msk /*!<Filter bit 7 */
  4137. #define CAN_F2R2_FB8_Pos (8U)
  4138. #define CAN_F2R2_FB8_Msk (0x1U << CAN_F2R2_FB8_Pos) /*!< 0x00000100 */
  4139. #define CAN_F2R2_FB8 CAN_F2R2_FB8_Msk /*!<Filter bit 8 */
  4140. #define CAN_F2R2_FB9_Pos (9U)
  4141. #define CAN_F2R2_FB9_Msk (0x1U << CAN_F2R2_FB9_Pos) /*!< 0x00000200 */
  4142. #define CAN_F2R2_FB9 CAN_F2R2_FB9_Msk /*!<Filter bit 9 */
  4143. #define CAN_F2R2_FB10_Pos (10U)
  4144. #define CAN_F2R2_FB10_Msk (0x1U << CAN_F2R2_FB10_Pos) /*!< 0x00000400 */
  4145. #define CAN_F2R2_FB10 CAN_F2R2_FB10_Msk /*!<Filter bit 10 */
  4146. #define CAN_F2R2_FB11_Pos (11U)
  4147. #define CAN_F2R2_FB11_Msk (0x1U << CAN_F2R2_FB11_Pos) /*!< 0x00000800 */
  4148. #define CAN_F2R2_FB11 CAN_F2R2_FB11_Msk /*!<Filter bit 11 */
  4149. #define CAN_F2R2_FB12_Pos (12U)
  4150. #define CAN_F2R2_FB12_Msk (0x1U << CAN_F2R2_FB12_Pos) /*!< 0x00001000 */
  4151. #define CAN_F2R2_FB12 CAN_F2R2_FB12_Msk /*!<Filter bit 12 */
  4152. #define CAN_F2R2_FB13_Pos (13U)
  4153. #define CAN_F2R2_FB13_Msk (0x1U << CAN_F2R2_FB13_Pos) /*!< 0x00002000 */
  4154. #define CAN_F2R2_FB13 CAN_F2R2_FB13_Msk /*!<Filter bit 13 */
  4155. #define CAN_F2R2_FB14_Pos (14U)
  4156. #define CAN_F2R2_FB14_Msk (0x1U << CAN_F2R2_FB14_Pos) /*!< 0x00004000 */
  4157. #define CAN_F2R2_FB14 CAN_F2R2_FB14_Msk /*!<Filter bit 14 */
  4158. #define CAN_F2R2_FB15_Pos (15U)
  4159. #define CAN_F2R2_FB15_Msk (0x1U << CAN_F2R2_FB15_Pos) /*!< 0x00008000 */
  4160. #define CAN_F2R2_FB15 CAN_F2R2_FB15_Msk /*!<Filter bit 15 */
  4161. #define CAN_F2R2_FB16_Pos (16U)
  4162. #define CAN_F2R2_FB16_Msk (0x1U << CAN_F2R2_FB16_Pos) /*!< 0x00010000 */
  4163. #define CAN_F2R2_FB16 CAN_F2R2_FB16_Msk /*!<Filter bit 16 */
  4164. #define CAN_F2R2_FB17_Pos (17U)
  4165. #define CAN_F2R2_FB17_Msk (0x1U << CAN_F2R2_FB17_Pos) /*!< 0x00020000 */
  4166. #define CAN_F2R2_FB17 CAN_F2R2_FB17_Msk /*!<Filter bit 17 */
  4167. #define CAN_F2R2_FB18_Pos (18U)
  4168. #define CAN_F2R2_FB18_Msk (0x1U << CAN_F2R2_FB18_Pos) /*!< 0x00040000 */
  4169. #define CAN_F2R2_FB18 CAN_F2R2_FB18_Msk /*!<Filter bit 18 */
  4170. #define CAN_F2R2_FB19_Pos (19U)
  4171. #define CAN_F2R2_FB19_Msk (0x1U << CAN_F2R2_FB19_Pos) /*!< 0x00080000 */
  4172. #define CAN_F2R2_FB19 CAN_F2R2_FB19_Msk /*!<Filter bit 19 */
  4173. #define CAN_F2R2_FB20_Pos (20U)
  4174. #define CAN_F2R2_FB20_Msk (0x1U << CAN_F2R2_FB20_Pos) /*!< 0x00100000 */
  4175. #define CAN_F2R2_FB20 CAN_F2R2_FB20_Msk /*!<Filter bit 20 */
  4176. #define CAN_F2R2_FB21_Pos (21U)
  4177. #define CAN_F2R2_FB21_Msk (0x1U << CAN_F2R2_FB21_Pos) /*!< 0x00200000 */
  4178. #define CAN_F2R2_FB21 CAN_F2R2_FB21_Msk /*!<Filter bit 21 */
  4179. #define CAN_F2R2_FB22_Pos (22U)
  4180. #define CAN_F2R2_FB22_Msk (0x1U << CAN_F2R2_FB22_Pos) /*!< 0x00400000 */
  4181. #define CAN_F2R2_FB22 CAN_F2R2_FB22_Msk /*!<Filter bit 22 */
  4182. #define CAN_F2R2_FB23_Pos (23U)
  4183. #define CAN_F2R2_FB23_Msk (0x1U << CAN_F2R2_FB23_Pos) /*!< 0x00800000 */
  4184. #define CAN_F2R2_FB23 CAN_F2R2_FB23_Msk /*!<Filter bit 23 */
  4185. #define CAN_F2R2_FB24_Pos (24U)
  4186. #define CAN_F2R2_FB24_Msk (0x1U << CAN_F2R2_FB24_Pos) /*!< 0x01000000 */
  4187. #define CAN_F2R2_FB24 CAN_F2R2_FB24_Msk /*!<Filter bit 24 */
  4188. #define CAN_F2R2_FB25_Pos (25U)
  4189. #define CAN_F2R2_FB25_Msk (0x1U << CAN_F2R2_FB25_Pos) /*!< 0x02000000 */
  4190. #define CAN_F2R2_FB25 CAN_F2R2_FB25_Msk /*!<Filter bit 25 */
  4191. #define CAN_F2R2_FB26_Pos (26U)
  4192. #define CAN_F2R2_FB26_Msk (0x1U << CAN_F2R2_FB26_Pos) /*!< 0x04000000 */
  4193. #define CAN_F2R2_FB26 CAN_F2R2_FB26_Msk /*!<Filter bit 26 */
  4194. #define CAN_F2R2_FB27_Pos (27U)
  4195. #define CAN_F2R2_FB27_Msk (0x1U << CAN_F2R2_FB27_Pos) /*!< 0x08000000 */
  4196. #define CAN_F2R2_FB27 CAN_F2R2_FB27_Msk /*!<Filter bit 27 */
  4197. #define CAN_F2R2_FB28_Pos (28U)
  4198. #define CAN_F2R2_FB28_Msk (0x1U << CAN_F2R2_FB28_Pos) /*!< 0x10000000 */
  4199. #define CAN_F2R2_FB28 CAN_F2R2_FB28_Msk /*!<Filter bit 28 */
  4200. #define CAN_F2R2_FB29_Pos (29U)
  4201. #define CAN_F2R2_FB29_Msk (0x1U << CAN_F2R2_FB29_Pos) /*!< 0x20000000 */
  4202. #define CAN_F2R2_FB29 CAN_F2R2_FB29_Msk /*!<Filter bit 29 */
  4203. #define CAN_F2R2_FB30_Pos (30U)
  4204. #define CAN_F2R2_FB30_Msk (0x1U << CAN_F2R2_FB30_Pos) /*!< 0x40000000 */
  4205. #define CAN_F2R2_FB30 CAN_F2R2_FB30_Msk /*!<Filter bit 30 */
  4206. #define CAN_F2R2_FB31_Pos (31U)
  4207. #define CAN_F2R2_FB31_Msk (0x1U << CAN_F2R2_FB31_Pos) /*!< 0x80000000 */
  4208. #define CAN_F2R2_FB31 CAN_F2R2_FB31_Msk /*!<Filter bit 31 */
  4209. /******************* Bit definition for CAN_F3R2 register *******************/
  4210. #define CAN_F3R2_FB0_Pos (0U)
  4211. #define CAN_F3R2_FB0_Msk (0x1U << CAN_F3R2_FB0_Pos) /*!< 0x00000001 */
  4212. #define CAN_F3R2_FB0 CAN_F3R2_FB0_Msk /*!<Filter bit 0 */
  4213. #define CAN_F3R2_FB1_Pos (1U)
  4214. #define CAN_F3R2_FB1_Msk (0x1U << CAN_F3R2_FB1_Pos) /*!< 0x00000002 */
  4215. #define CAN_F3R2_FB1 CAN_F3R2_FB1_Msk /*!<Filter bit 1 */
  4216. #define CAN_F3R2_FB2_Pos (2U)
  4217. #define CAN_F3R2_FB2_Msk (0x1U << CAN_F3R2_FB2_Pos) /*!< 0x00000004 */
  4218. #define CAN_F3R2_FB2 CAN_F3R2_FB2_Msk /*!<Filter bit 2 */
  4219. #define CAN_F3R2_FB3_Pos (3U)
  4220. #define CAN_F3R2_FB3_Msk (0x1U << CAN_F3R2_FB3_Pos) /*!< 0x00000008 */
  4221. #define CAN_F3R2_FB3 CAN_F3R2_FB3_Msk /*!<Filter bit 3 */
  4222. #define CAN_F3R2_FB4_Pos (4U)
  4223. #define CAN_F3R2_FB4_Msk (0x1U << CAN_F3R2_FB4_Pos) /*!< 0x00000010 */
  4224. #define CAN_F3R2_FB4 CAN_F3R2_FB4_Msk /*!<Filter bit 4 */
  4225. #define CAN_F3R2_FB5_Pos (5U)
  4226. #define CAN_F3R2_FB5_Msk (0x1U << CAN_F3R2_FB5_Pos) /*!< 0x00000020 */
  4227. #define CAN_F3R2_FB5 CAN_F3R2_FB5_Msk /*!<Filter bit 5 */
  4228. #define CAN_F3R2_FB6_Pos (6U)
  4229. #define CAN_F3R2_FB6_Msk (0x1U << CAN_F3R2_FB6_Pos) /*!< 0x00000040 */
  4230. #define CAN_F3R2_FB6 CAN_F3R2_FB6_Msk /*!<Filter bit 6 */
  4231. #define CAN_F3R2_FB7_Pos (7U)
  4232. #define CAN_F3R2_FB7_Msk (0x1U << CAN_F3R2_FB7_Pos) /*!< 0x00000080 */
  4233. #define CAN_F3R2_FB7 CAN_F3R2_FB7_Msk /*!<Filter bit 7 */
  4234. #define CAN_F3R2_FB8_Pos (8U)
  4235. #define CAN_F3R2_FB8_Msk (0x1U << CAN_F3R2_FB8_Pos) /*!< 0x00000100 */
  4236. #define CAN_F3R2_FB8 CAN_F3R2_FB8_Msk /*!<Filter bit 8 */
  4237. #define CAN_F3R2_FB9_Pos (9U)
  4238. #define CAN_F3R2_FB9_Msk (0x1U << CAN_F3R2_FB9_Pos) /*!< 0x00000200 */
  4239. #define CAN_F3R2_FB9 CAN_F3R2_FB9_Msk /*!<Filter bit 9 */
  4240. #define CAN_F3R2_FB10_Pos (10U)
  4241. #define CAN_F3R2_FB10_Msk (0x1U << CAN_F3R2_FB10_Pos) /*!< 0x00000400 */
  4242. #define CAN_F3R2_FB10 CAN_F3R2_FB10_Msk /*!<Filter bit 10 */
  4243. #define CAN_F3R2_FB11_Pos (11U)
  4244. #define CAN_F3R2_FB11_Msk (0x1U << CAN_F3R2_FB11_Pos) /*!< 0x00000800 */
  4245. #define CAN_F3R2_FB11 CAN_F3R2_FB11_Msk /*!<Filter bit 11 */
  4246. #define CAN_F3R2_FB12_Pos (12U)
  4247. #define CAN_F3R2_FB12_Msk (0x1U << CAN_F3R2_FB12_Pos) /*!< 0x00001000 */
  4248. #define CAN_F3R2_FB12 CAN_F3R2_FB12_Msk /*!<Filter bit 12 */
  4249. #define CAN_F3R2_FB13_Pos (13U)
  4250. #define CAN_F3R2_FB13_Msk (0x1U << CAN_F3R2_FB13_Pos) /*!< 0x00002000 */
  4251. #define CAN_F3R2_FB13 CAN_F3R2_FB13_Msk /*!<Filter bit 13 */
  4252. #define CAN_F3R2_FB14_Pos (14U)
  4253. #define CAN_F3R2_FB14_Msk (0x1U << CAN_F3R2_FB14_Pos) /*!< 0x00004000 */
  4254. #define CAN_F3R2_FB14 CAN_F3R2_FB14_Msk /*!<Filter bit 14 */
  4255. #define CAN_F3R2_FB15_Pos (15U)
  4256. #define CAN_F3R2_FB15_Msk (0x1U << CAN_F3R2_FB15_Pos) /*!< 0x00008000 */
  4257. #define CAN_F3R2_FB15 CAN_F3R2_FB15_Msk /*!<Filter bit 15 */
  4258. #define CAN_F3R2_FB16_Pos (16U)
  4259. #define CAN_F3R2_FB16_Msk (0x1U << CAN_F3R2_FB16_Pos) /*!< 0x00010000 */
  4260. #define CAN_F3R2_FB16 CAN_F3R2_FB16_Msk /*!<Filter bit 16 */
  4261. #define CAN_F3R2_FB17_Pos (17U)
  4262. #define CAN_F3R2_FB17_Msk (0x1U << CAN_F3R2_FB17_Pos) /*!< 0x00020000 */
  4263. #define CAN_F3R2_FB17 CAN_F3R2_FB17_Msk /*!<Filter bit 17 */
  4264. #define CAN_F3R2_FB18_Pos (18U)
  4265. #define CAN_F3R2_FB18_Msk (0x1U << CAN_F3R2_FB18_Pos) /*!< 0x00040000 */
  4266. #define CAN_F3R2_FB18 CAN_F3R2_FB18_Msk /*!<Filter bit 18 */
  4267. #define CAN_F3R2_FB19_Pos (19U)
  4268. #define CAN_F3R2_FB19_Msk (0x1U << CAN_F3R2_FB19_Pos) /*!< 0x00080000 */
  4269. #define CAN_F3R2_FB19 CAN_F3R2_FB19_Msk /*!<Filter bit 19 */
  4270. #define CAN_F3R2_FB20_Pos (20U)
  4271. #define CAN_F3R2_FB20_Msk (0x1U << CAN_F3R2_FB20_Pos) /*!< 0x00100000 */
  4272. #define CAN_F3R2_FB20 CAN_F3R2_FB20_Msk /*!<Filter bit 20 */
  4273. #define CAN_F3R2_FB21_Pos (21U)
  4274. #define CAN_F3R2_FB21_Msk (0x1U << CAN_F3R2_FB21_Pos) /*!< 0x00200000 */
  4275. #define CAN_F3R2_FB21 CAN_F3R2_FB21_Msk /*!<Filter bit 21 */
  4276. #define CAN_F3R2_FB22_Pos (22U)
  4277. #define CAN_F3R2_FB22_Msk (0x1U << CAN_F3R2_FB22_Pos) /*!< 0x00400000 */
  4278. #define CAN_F3R2_FB22 CAN_F3R2_FB22_Msk /*!<Filter bit 22 */
  4279. #define CAN_F3R2_FB23_Pos (23U)
  4280. #define CAN_F3R2_FB23_Msk (0x1U << CAN_F3R2_FB23_Pos) /*!< 0x00800000 */
  4281. #define CAN_F3R2_FB23 CAN_F3R2_FB23_Msk /*!<Filter bit 23 */
  4282. #define CAN_F3R2_FB24_Pos (24U)
  4283. #define CAN_F3R2_FB24_Msk (0x1U << CAN_F3R2_FB24_Pos) /*!< 0x01000000 */
  4284. #define CAN_F3R2_FB24 CAN_F3R2_FB24_Msk /*!<Filter bit 24 */
  4285. #define CAN_F3R2_FB25_Pos (25U)
  4286. #define CAN_F3R2_FB25_Msk (0x1U << CAN_F3R2_FB25_Pos) /*!< 0x02000000 */
  4287. #define CAN_F3R2_FB25 CAN_F3R2_FB25_Msk /*!<Filter bit 25 */
  4288. #define CAN_F3R2_FB26_Pos (26U)
  4289. #define CAN_F3R2_FB26_Msk (0x1U << CAN_F3R2_FB26_Pos) /*!< 0x04000000 */
  4290. #define CAN_F3R2_FB26 CAN_F3R2_FB26_Msk /*!<Filter bit 26 */
  4291. #define CAN_F3R2_FB27_Pos (27U)
  4292. #define CAN_F3R2_FB27_Msk (0x1U << CAN_F3R2_FB27_Pos) /*!< 0x08000000 */
  4293. #define CAN_F3R2_FB27 CAN_F3R2_FB27_Msk /*!<Filter bit 27 */
  4294. #define CAN_F3R2_FB28_Pos (28U)
  4295. #define CAN_F3R2_FB28_Msk (0x1U << CAN_F3R2_FB28_Pos) /*!< 0x10000000 */
  4296. #define CAN_F3R2_FB28 CAN_F3R2_FB28_Msk /*!<Filter bit 28 */
  4297. #define CAN_F3R2_FB29_Pos (29U)
  4298. #define CAN_F3R2_FB29_Msk (0x1U << CAN_F3R2_FB29_Pos) /*!< 0x20000000 */
  4299. #define CAN_F3R2_FB29 CAN_F3R2_FB29_Msk /*!<Filter bit 29 */
  4300. #define CAN_F3R2_FB30_Pos (30U)
  4301. #define CAN_F3R2_FB30_Msk (0x1U << CAN_F3R2_FB30_Pos) /*!< 0x40000000 */
  4302. #define CAN_F3R2_FB30 CAN_F3R2_FB30_Msk /*!<Filter bit 30 */
  4303. #define CAN_F3R2_FB31_Pos (31U)
  4304. #define CAN_F3R2_FB31_Msk (0x1U << CAN_F3R2_FB31_Pos) /*!< 0x80000000 */
  4305. #define CAN_F3R2_FB31 CAN_F3R2_FB31_Msk /*!<Filter bit 31 */
  4306. /******************* Bit definition for CAN_F4R2 register *******************/
  4307. #define CAN_F4R2_FB0_Pos (0U)
  4308. #define CAN_F4R2_FB0_Msk (0x1U << CAN_F4R2_FB0_Pos) /*!< 0x00000001 */
  4309. #define CAN_F4R2_FB0 CAN_F4R2_FB0_Msk /*!<Filter bit 0 */
  4310. #define CAN_F4R2_FB1_Pos (1U)
  4311. #define CAN_F4R2_FB1_Msk (0x1U << CAN_F4R2_FB1_Pos) /*!< 0x00000002 */
  4312. #define CAN_F4R2_FB1 CAN_F4R2_FB1_Msk /*!<Filter bit 1 */
  4313. #define CAN_F4R2_FB2_Pos (2U)
  4314. #define CAN_F4R2_FB2_Msk (0x1U << CAN_F4R2_FB2_Pos) /*!< 0x00000004 */
  4315. #define CAN_F4R2_FB2 CAN_F4R2_FB2_Msk /*!<Filter bit 2 */
  4316. #define CAN_F4R2_FB3_Pos (3U)
  4317. #define CAN_F4R2_FB3_Msk (0x1U << CAN_F4R2_FB3_Pos) /*!< 0x00000008 */
  4318. #define CAN_F4R2_FB3 CAN_F4R2_FB3_Msk /*!<Filter bit 3 */
  4319. #define CAN_F4R2_FB4_Pos (4U)
  4320. #define CAN_F4R2_FB4_Msk (0x1U << CAN_F4R2_FB4_Pos) /*!< 0x00000010 */
  4321. #define CAN_F4R2_FB4 CAN_F4R2_FB4_Msk /*!<Filter bit 4 */
  4322. #define CAN_F4R2_FB5_Pos (5U)
  4323. #define CAN_F4R2_FB5_Msk (0x1U << CAN_F4R2_FB5_Pos) /*!< 0x00000020 */
  4324. #define CAN_F4R2_FB5 CAN_F4R2_FB5_Msk /*!<Filter bit 5 */
  4325. #define CAN_F4R2_FB6_Pos (6U)
  4326. #define CAN_F4R2_FB6_Msk (0x1U << CAN_F4R2_FB6_Pos) /*!< 0x00000040 */
  4327. #define CAN_F4R2_FB6 CAN_F4R2_FB6_Msk /*!<Filter bit 6 */
  4328. #define CAN_F4R2_FB7_Pos (7U)
  4329. #define CAN_F4R2_FB7_Msk (0x1U << CAN_F4R2_FB7_Pos) /*!< 0x00000080 */
  4330. #define CAN_F4R2_FB7 CAN_F4R2_FB7_Msk /*!<Filter bit 7 */
  4331. #define CAN_F4R2_FB8_Pos (8U)
  4332. #define CAN_F4R2_FB8_Msk (0x1U << CAN_F4R2_FB8_Pos) /*!< 0x00000100 */
  4333. #define CAN_F4R2_FB8 CAN_F4R2_FB8_Msk /*!<Filter bit 8 */
  4334. #define CAN_F4R2_FB9_Pos (9U)
  4335. #define CAN_F4R2_FB9_Msk (0x1U << CAN_F4R2_FB9_Pos) /*!< 0x00000200 */
  4336. #define CAN_F4R2_FB9 CAN_F4R2_FB9_Msk /*!<Filter bit 9 */
  4337. #define CAN_F4R2_FB10_Pos (10U)
  4338. #define CAN_F4R2_FB10_Msk (0x1U << CAN_F4R2_FB10_Pos) /*!< 0x00000400 */
  4339. #define CAN_F4R2_FB10 CAN_F4R2_FB10_Msk /*!<Filter bit 10 */
  4340. #define CAN_F4R2_FB11_Pos (11U)
  4341. #define CAN_F4R2_FB11_Msk (0x1U << CAN_F4R2_FB11_Pos) /*!< 0x00000800 */
  4342. #define CAN_F4R2_FB11 CAN_F4R2_FB11_Msk /*!<Filter bit 11 */
  4343. #define CAN_F4R2_FB12_Pos (12U)
  4344. #define CAN_F4R2_FB12_Msk (0x1U << CAN_F4R2_FB12_Pos) /*!< 0x00001000 */
  4345. #define CAN_F4R2_FB12 CAN_F4R2_FB12_Msk /*!<Filter bit 12 */
  4346. #define CAN_F4R2_FB13_Pos (13U)
  4347. #define CAN_F4R2_FB13_Msk (0x1U << CAN_F4R2_FB13_Pos) /*!< 0x00002000 */
  4348. #define CAN_F4R2_FB13 CAN_F4R2_FB13_Msk /*!<Filter bit 13 */
  4349. #define CAN_F4R2_FB14_Pos (14U)
  4350. #define CAN_F4R2_FB14_Msk (0x1U << CAN_F4R2_FB14_Pos) /*!< 0x00004000 */
  4351. #define CAN_F4R2_FB14 CAN_F4R2_FB14_Msk /*!<Filter bit 14 */
  4352. #define CAN_F4R2_FB15_Pos (15U)
  4353. #define CAN_F4R2_FB15_Msk (0x1U << CAN_F4R2_FB15_Pos) /*!< 0x00008000 */
  4354. #define CAN_F4R2_FB15 CAN_F4R2_FB15_Msk /*!<Filter bit 15 */
  4355. #define CAN_F4R2_FB16_Pos (16U)
  4356. #define CAN_F4R2_FB16_Msk (0x1U << CAN_F4R2_FB16_Pos) /*!< 0x00010000 */
  4357. #define CAN_F4R2_FB16 CAN_F4R2_FB16_Msk /*!<Filter bit 16 */
  4358. #define CAN_F4R2_FB17_Pos (17U)
  4359. #define CAN_F4R2_FB17_Msk (0x1U << CAN_F4R2_FB17_Pos) /*!< 0x00020000 */
  4360. #define CAN_F4R2_FB17 CAN_F4R2_FB17_Msk /*!<Filter bit 17 */
  4361. #define CAN_F4R2_FB18_Pos (18U)
  4362. #define CAN_F4R2_FB18_Msk (0x1U << CAN_F4R2_FB18_Pos) /*!< 0x00040000 */
  4363. #define CAN_F4R2_FB18 CAN_F4R2_FB18_Msk /*!<Filter bit 18 */
  4364. #define CAN_F4R2_FB19_Pos (19U)
  4365. #define CAN_F4R2_FB19_Msk (0x1U << CAN_F4R2_FB19_Pos) /*!< 0x00080000 */
  4366. #define CAN_F4R2_FB19 CAN_F4R2_FB19_Msk /*!<Filter bit 19 */
  4367. #define CAN_F4R2_FB20_Pos (20U)
  4368. #define CAN_F4R2_FB20_Msk (0x1U << CAN_F4R2_FB20_Pos) /*!< 0x00100000 */
  4369. #define CAN_F4R2_FB20 CAN_F4R2_FB20_Msk /*!<Filter bit 20 */
  4370. #define CAN_F4R2_FB21_Pos (21U)
  4371. #define CAN_F4R2_FB21_Msk (0x1U << CAN_F4R2_FB21_Pos) /*!< 0x00200000 */
  4372. #define CAN_F4R2_FB21 CAN_F4R2_FB21_Msk /*!<Filter bit 21 */
  4373. #define CAN_F4R2_FB22_Pos (22U)
  4374. #define CAN_F4R2_FB22_Msk (0x1U << CAN_F4R2_FB22_Pos) /*!< 0x00400000 */
  4375. #define CAN_F4R2_FB22 CAN_F4R2_FB22_Msk /*!<Filter bit 22 */
  4376. #define CAN_F4R2_FB23_Pos (23U)
  4377. #define CAN_F4R2_FB23_Msk (0x1U << CAN_F4R2_FB23_Pos) /*!< 0x00800000 */
  4378. #define CAN_F4R2_FB23 CAN_F4R2_FB23_Msk /*!<Filter bit 23 */
  4379. #define CAN_F4R2_FB24_Pos (24U)
  4380. #define CAN_F4R2_FB24_Msk (0x1U << CAN_F4R2_FB24_Pos) /*!< 0x01000000 */
  4381. #define CAN_F4R2_FB24 CAN_F4R2_FB24_Msk /*!<Filter bit 24 */
  4382. #define CAN_F4R2_FB25_Pos (25U)
  4383. #define CAN_F4R2_FB25_Msk (0x1U << CAN_F4R2_FB25_Pos) /*!< 0x02000000 */
  4384. #define CAN_F4R2_FB25 CAN_F4R2_FB25_Msk /*!<Filter bit 25 */
  4385. #define CAN_F4R2_FB26_Pos (26U)
  4386. #define CAN_F4R2_FB26_Msk (0x1U << CAN_F4R2_FB26_Pos) /*!< 0x04000000 */
  4387. #define CAN_F4R2_FB26 CAN_F4R2_FB26_Msk /*!<Filter bit 26 */
  4388. #define CAN_F4R2_FB27_Pos (27U)
  4389. #define CAN_F4R2_FB27_Msk (0x1U << CAN_F4R2_FB27_Pos) /*!< 0x08000000 */
  4390. #define CAN_F4R2_FB27 CAN_F4R2_FB27_Msk /*!<Filter bit 27 */
  4391. #define CAN_F4R2_FB28_Pos (28U)
  4392. #define CAN_F4R2_FB28_Msk (0x1U << CAN_F4R2_FB28_Pos) /*!< 0x10000000 */
  4393. #define CAN_F4R2_FB28 CAN_F4R2_FB28_Msk /*!<Filter bit 28 */
  4394. #define CAN_F4R2_FB29_Pos (29U)
  4395. #define CAN_F4R2_FB29_Msk (0x1U << CAN_F4R2_FB29_Pos) /*!< 0x20000000 */
  4396. #define CAN_F4R2_FB29 CAN_F4R2_FB29_Msk /*!<Filter bit 29 */
  4397. #define CAN_F4R2_FB30_Pos (30U)
  4398. #define CAN_F4R2_FB30_Msk (0x1U << CAN_F4R2_FB30_Pos) /*!< 0x40000000 */
  4399. #define CAN_F4R2_FB30 CAN_F4R2_FB30_Msk /*!<Filter bit 30 */
  4400. #define CAN_F4R2_FB31_Pos (31U)
  4401. #define CAN_F4R2_FB31_Msk (0x1U << CAN_F4R2_FB31_Pos) /*!< 0x80000000 */
  4402. #define CAN_F4R2_FB31 CAN_F4R2_FB31_Msk /*!<Filter bit 31 */
  4403. /******************* Bit definition for CAN_F5R2 register *******************/
  4404. #define CAN_F5R2_FB0_Pos (0U)
  4405. #define CAN_F5R2_FB0_Msk (0x1U << CAN_F5R2_FB0_Pos) /*!< 0x00000001 */
  4406. #define CAN_F5R2_FB0 CAN_F5R2_FB0_Msk /*!<Filter bit 0 */
  4407. #define CAN_F5R2_FB1_Pos (1U)
  4408. #define CAN_F5R2_FB1_Msk (0x1U << CAN_F5R2_FB1_Pos) /*!< 0x00000002 */
  4409. #define CAN_F5R2_FB1 CAN_F5R2_FB1_Msk /*!<Filter bit 1 */
  4410. #define CAN_F5R2_FB2_Pos (2U)
  4411. #define CAN_F5R2_FB2_Msk (0x1U << CAN_F5R2_FB2_Pos) /*!< 0x00000004 */
  4412. #define CAN_F5R2_FB2 CAN_F5R2_FB2_Msk /*!<Filter bit 2 */
  4413. #define CAN_F5R2_FB3_Pos (3U)
  4414. #define CAN_F5R2_FB3_Msk (0x1U << CAN_F5R2_FB3_Pos) /*!< 0x00000008 */
  4415. #define CAN_F5R2_FB3 CAN_F5R2_FB3_Msk /*!<Filter bit 3 */
  4416. #define CAN_F5R2_FB4_Pos (4U)
  4417. #define CAN_F5R2_FB4_Msk (0x1U << CAN_F5R2_FB4_Pos) /*!< 0x00000010 */
  4418. #define CAN_F5R2_FB4 CAN_F5R2_FB4_Msk /*!<Filter bit 4 */
  4419. #define CAN_F5R2_FB5_Pos (5U)
  4420. #define CAN_F5R2_FB5_Msk (0x1U << CAN_F5R2_FB5_Pos) /*!< 0x00000020 */
  4421. #define CAN_F5R2_FB5 CAN_F5R2_FB5_Msk /*!<Filter bit 5 */
  4422. #define CAN_F5R2_FB6_Pos (6U)
  4423. #define CAN_F5R2_FB6_Msk (0x1U << CAN_F5R2_FB6_Pos) /*!< 0x00000040 */
  4424. #define CAN_F5R2_FB6 CAN_F5R2_FB6_Msk /*!<Filter bit 6 */
  4425. #define CAN_F5R2_FB7_Pos (7U)
  4426. #define CAN_F5R2_FB7_Msk (0x1U << CAN_F5R2_FB7_Pos) /*!< 0x00000080 */
  4427. #define CAN_F5R2_FB7 CAN_F5R2_FB7_Msk /*!<Filter bit 7 */
  4428. #define CAN_F5R2_FB8_Pos (8U)
  4429. #define CAN_F5R2_FB8_Msk (0x1U << CAN_F5R2_FB8_Pos) /*!< 0x00000100 */
  4430. #define CAN_F5R2_FB8 CAN_F5R2_FB8_Msk /*!<Filter bit 8 */
  4431. #define CAN_F5R2_FB9_Pos (9U)
  4432. #define CAN_F5R2_FB9_Msk (0x1U << CAN_F5R2_FB9_Pos) /*!< 0x00000200 */
  4433. #define CAN_F5R2_FB9 CAN_F5R2_FB9_Msk /*!<Filter bit 9 */
  4434. #define CAN_F5R2_FB10_Pos (10U)
  4435. #define CAN_F5R2_FB10_Msk (0x1U << CAN_F5R2_FB10_Pos) /*!< 0x00000400 */
  4436. #define CAN_F5R2_FB10 CAN_F5R2_FB10_Msk /*!<Filter bit 10 */
  4437. #define CAN_F5R2_FB11_Pos (11U)
  4438. #define CAN_F5R2_FB11_Msk (0x1U << CAN_F5R2_FB11_Pos) /*!< 0x00000800 */
  4439. #define CAN_F5R2_FB11 CAN_F5R2_FB11_Msk /*!<Filter bit 11 */
  4440. #define CAN_F5R2_FB12_Pos (12U)
  4441. #define CAN_F5R2_FB12_Msk (0x1U << CAN_F5R2_FB12_Pos) /*!< 0x00001000 */
  4442. #define CAN_F5R2_FB12 CAN_F5R2_FB12_Msk /*!<Filter bit 12 */
  4443. #define CAN_F5R2_FB13_Pos (13U)
  4444. #define CAN_F5R2_FB13_Msk (0x1U << CAN_F5R2_FB13_Pos) /*!< 0x00002000 */
  4445. #define CAN_F5R2_FB13 CAN_F5R2_FB13_Msk /*!<Filter bit 13 */
  4446. #define CAN_F5R2_FB14_Pos (14U)
  4447. #define CAN_F5R2_FB14_Msk (0x1U << CAN_F5R2_FB14_Pos) /*!< 0x00004000 */
  4448. #define CAN_F5R2_FB14 CAN_F5R2_FB14_Msk /*!<Filter bit 14 */
  4449. #define CAN_F5R2_FB15_Pos (15U)
  4450. #define CAN_F5R2_FB15_Msk (0x1U << CAN_F5R2_FB15_Pos) /*!< 0x00008000 */
  4451. #define CAN_F5R2_FB15 CAN_F5R2_FB15_Msk /*!<Filter bit 15 */
  4452. #define CAN_F5R2_FB16_Pos (16U)
  4453. #define CAN_F5R2_FB16_Msk (0x1U << CAN_F5R2_FB16_Pos) /*!< 0x00010000 */
  4454. #define CAN_F5R2_FB16 CAN_F5R2_FB16_Msk /*!<Filter bit 16 */
  4455. #define CAN_F5R2_FB17_Pos (17U)
  4456. #define CAN_F5R2_FB17_Msk (0x1U << CAN_F5R2_FB17_Pos) /*!< 0x00020000 */
  4457. #define CAN_F5R2_FB17 CAN_F5R2_FB17_Msk /*!<Filter bit 17 */
  4458. #define CAN_F5R2_FB18_Pos (18U)
  4459. #define CAN_F5R2_FB18_Msk (0x1U << CAN_F5R2_FB18_Pos) /*!< 0x00040000 */
  4460. #define CAN_F5R2_FB18 CAN_F5R2_FB18_Msk /*!<Filter bit 18 */
  4461. #define CAN_F5R2_FB19_Pos (19U)
  4462. #define CAN_F5R2_FB19_Msk (0x1U << CAN_F5R2_FB19_Pos) /*!< 0x00080000 */
  4463. #define CAN_F5R2_FB19 CAN_F5R2_FB19_Msk /*!<Filter bit 19 */
  4464. #define CAN_F5R2_FB20_Pos (20U)
  4465. #define CAN_F5R2_FB20_Msk (0x1U << CAN_F5R2_FB20_Pos) /*!< 0x00100000 */
  4466. #define CAN_F5R2_FB20 CAN_F5R2_FB20_Msk /*!<Filter bit 20 */
  4467. #define CAN_F5R2_FB21_Pos (21U)
  4468. #define CAN_F5R2_FB21_Msk (0x1U << CAN_F5R2_FB21_Pos) /*!< 0x00200000 */
  4469. #define CAN_F5R2_FB21 CAN_F5R2_FB21_Msk /*!<Filter bit 21 */
  4470. #define CAN_F5R2_FB22_Pos (22U)
  4471. #define CAN_F5R2_FB22_Msk (0x1U << CAN_F5R2_FB22_Pos) /*!< 0x00400000 */
  4472. #define CAN_F5R2_FB22 CAN_F5R2_FB22_Msk /*!<Filter bit 22 */
  4473. #define CAN_F5R2_FB23_Pos (23U)
  4474. #define CAN_F5R2_FB23_Msk (0x1U << CAN_F5R2_FB23_Pos) /*!< 0x00800000 */
  4475. #define CAN_F5R2_FB23 CAN_F5R2_FB23_Msk /*!<Filter bit 23 */
  4476. #define CAN_F5R2_FB24_Pos (24U)
  4477. #define CAN_F5R2_FB24_Msk (0x1U << CAN_F5R2_FB24_Pos) /*!< 0x01000000 */
  4478. #define CAN_F5R2_FB24 CAN_F5R2_FB24_Msk /*!<Filter bit 24 */
  4479. #define CAN_F5R2_FB25_Pos (25U)
  4480. #define CAN_F5R2_FB25_Msk (0x1U << CAN_F5R2_FB25_Pos) /*!< 0x02000000 */
  4481. #define CAN_F5R2_FB25 CAN_F5R2_FB25_Msk /*!<Filter bit 25 */
  4482. #define CAN_F5R2_FB26_Pos (26U)
  4483. #define CAN_F5R2_FB26_Msk (0x1U << CAN_F5R2_FB26_Pos) /*!< 0x04000000 */
  4484. #define CAN_F5R2_FB26 CAN_F5R2_FB26_Msk /*!<Filter bit 26 */
  4485. #define CAN_F5R2_FB27_Pos (27U)
  4486. #define CAN_F5R2_FB27_Msk (0x1U << CAN_F5R2_FB27_Pos) /*!< 0x08000000 */
  4487. #define CAN_F5R2_FB27 CAN_F5R2_FB27_Msk /*!<Filter bit 27 */
  4488. #define CAN_F5R2_FB28_Pos (28U)
  4489. #define CAN_F5R2_FB28_Msk (0x1U << CAN_F5R2_FB28_Pos) /*!< 0x10000000 */
  4490. #define CAN_F5R2_FB28 CAN_F5R2_FB28_Msk /*!<Filter bit 28 */
  4491. #define CAN_F5R2_FB29_Pos (29U)
  4492. #define CAN_F5R2_FB29_Msk (0x1U << CAN_F5R2_FB29_Pos) /*!< 0x20000000 */
  4493. #define CAN_F5R2_FB29 CAN_F5R2_FB29_Msk /*!<Filter bit 29 */
  4494. #define CAN_F5R2_FB30_Pos (30U)
  4495. #define CAN_F5R2_FB30_Msk (0x1U << CAN_F5R2_FB30_Pos) /*!< 0x40000000 */
  4496. #define CAN_F5R2_FB30 CAN_F5R2_FB30_Msk /*!<Filter bit 30 */
  4497. #define CAN_F5R2_FB31_Pos (31U)
  4498. #define CAN_F5R2_FB31_Msk (0x1U << CAN_F5R2_FB31_Pos) /*!< 0x80000000 */
  4499. #define CAN_F5R2_FB31 CAN_F5R2_FB31_Msk /*!<Filter bit 31 */
  4500. /******************* Bit definition for CAN_F6R2 register *******************/
  4501. #define CAN_F6R2_FB0_Pos (0U)
  4502. #define CAN_F6R2_FB0_Msk (0x1U << CAN_F6R2_FB0_Pos) /*!< 0x00000001 */
  4503. #define CAN_F6R2_FB0 CAN_F6R2_FB0_Msk /*!<Filter bit 0 */
  4504. #define CAN_F6R2_FB1_Pos (1U)
  4505. #define CAN_F6R2_FB1_Msk (0x1U << CAN_F6R2_FB1_Pos) /*!< 0x00000002 */
  4506. #define CAN_F6R2_FB1 CAN_F6R2_FB1_Msk /*!<Filter bit 1 */
  4507. #define CAN_F6R2_FB2_Pos (2U)
  4508. #define CAN_F6R2_FB2_Msk (0x1U << CAN_F6R2_FB2_Pos) /*!< 0x00000004 */
  4509. #define CAN_F6R2_FB2 CAN_F6R2_FB2_Msk /*!<Filter bit 2 */
  4510. #define CAN_F6R2_FB3_Pos (3U)
  4511. #define CAN_F6R2_FB3_Msk (0x1U << CAN_F6R2_FB3_Pos) /*!< 0x00000008 */
  4512. #define CAN_F6R2_FB3 CAN_F6R2_FB3_Msk /*!<Filter bit 3 */
  4513. #define CAN_F6R2_FB4_Pos (4U)
  4514. #define CAN_F6R2_FB4_Msk (0x1U << CAN_F6R2_FB4_Pos) /*!< 0x00000010 */
  4515. #define CAN_F6R2_FB4 CAN_F6R2_FB4_Msk /*!<Filter bit 4 */
  4516. #define CAN_F6R2_FB5_Pos (5U)
  4517. #define CAN_F6R2_FB5_Msk (0x1U << CAN_F6R2_FB5_Pos) /*!< 0x00000020 */
  4518. #define CAN_F6R2_FB5 CAN_F6R2_FB5_Msk /*!<Filter bit 5 */
  4519. #define CAN_F6R2_FB6_Pos (6U)
  4520. #define CAN_F6R2_FB6_Msk (0x1U << CAN_F6R2_FB6_Pos) /*!< 0x00000040 */
  4521. #define CAN_F6R2_FB6 CAN_F6R2_FB6_Msk /*!<Filter bit 6 */
  4522. #define CAN_F6R2_FB7_Pos (7U)
  4523. #define CAN_F6R2_FB7_Msk (0x1U << CAN_F6R2_FB7_Pos) /*!< 0x00000080 */
  4524. #define CAN_F6R2_FB7 CAN_F6R2_FB7_Msk /*!<Filter bit 7 */
  4525. #define CAN_F6R2_FB8_Pos (8U)
  4526. #define CAN_F6R2_FB8_Msk (0x1U << CAN_F6R2_FB8_Pos) /*!< 0x00000100 */
  4527. #define CAN_F6R2_FB8 CAN_F6R2_FB8_Msk /*!<Filter bit 8 */
  4528. #define CAN_F6R2_FB9_Pos (9U)
  4529. #define CAN_F6R2_FB9_Msk (0x1U << CAN_F6R2_FB9_Pos) /*!< 0x00000200 */
  4530. #define CAN_F6R2_FB9 CAN_F6R2_FB9_Msk /*!<Filter bit 9 */
  4531. #define CAN_F6R2_FB10_Pos (10U)
  4532. #define CAN_F6R2_FB10_Msk (0x1U << CAN_F6R2_FB10_Pos) /*!< 0x00000400 */
  4533. #define CAN_F6R2_FB10 CAN_F6R2_FB10_Msk /*!<Filter bit 10 */
  4534. #define CAN_F6R2_FB11_Pos (11U)
  4535. #define CAN_F6R2_FB11_Msk (0x1U << CAN_F6R2_FB11_Pos) /*!< 0x00000800 */
  4536. #define CAN_F6R2_FB11 CAN_F6R2_FB11_Msk /*!<Filter bit 11 */
  4537. #define CAN_F6R2_FB12_Pos (12U)
  4538. #define CAN_F6R2_FB12_Msk (0x1U << CAN_F6R2_FB12_Pos) /*!< 0x00001000 */
  4539. #define CAN_F6R2_FB12 CAN_F6R2_FB12_Msk /*!<Filter bit 12 */
  4540. #define CAN_F6R2_FB13_Pos (13U)
  4541. #define CAN_F6R2_FB13_Msk (0x1U << CAN_F6R2_FB13_Pos) /*!< 0x00002000 */
  4542. #define CAN_F6R2_FB13 CAN_F6R2_FB13_Msk /*!<Filter bit 13 */
  4543. #define CAN_F6R2_FB14_Pos (14U)
  4544. #define CAN_F6R2_FB14_Msk (0x1U << CAN_F6R2_FB14_Pos) /*!< 0x00004000 */
  4545. #define CAN_F6R2_FB14 CAN_F6R2_FB14_Msk /*!<Filter bit 14 */
  4546. #define CAN_F6R2_FB15_Pos (15U)
  4547. #define CAN_F6R2_FB15_Msk (0x1U << CAN_F6R2_FB15_Pos) /*!< 0x00008000 */
  4548. #define CAN_F6R2_FB15 CAN_F6R2_FB15_Msk /*!<Filter bit 15 */
  4549. #define CAN_F6R2_FB16_Pos (16U)
  4550. #define CAN_F6R2_FB16_Msk (0x1U << CAN_F6R2_FB16_Pos) /*!< 0x00010000 */
  4551. #define CAN_F6R2_FB16 CAN_F6R2_FB16_Msk /*!<Filter bit 16 */
  4552. #define CAN_F6R2_FB17_Pos (17U)
  4553. #define CAN_F6R2_FB17_Msk (0x1U << CAN_F6R2_FB17_Pos) /*!< 0x00020000 */
  4554. #define CAN_F6R2_FB17 CAN_F6R2_FB17_Msk /*!<Filter bit 17 */
  4555. #define CAN_F6R2_FB18_Pos (18U)
  4556. #define CAN_F6R2_FB18_Msk (0x1U << CAN_F6R2_FB18_Pos) /*!< 0x00040000 */
  4557. #define CAN_F6R2_FB18 CAN_F6R2_FB18_Msk /*!<Filter bit 18 */
  4558. #define CAN_F6R2_FB19_Pos (19U)
  4559. #define CAN_F6R2_FB19_Msk (0x1U << CAN_F6R2_FB19_Pos) /*!< 0x00080000 */
  4560. #define CAN_F6R2_FB19 CAN_F6R2_FB19_Msk /*!<Filter bit 19 */
  4561. #define CAN_F6R2_FB20_Pos (20U)
  4562. #define CAN_F6R2_FB20_Msk (0x1U << CAN_F6R2_FB20_Pos) /*!< 0x00100000 */
  4563. #define CAN_F6R2_FB20 CAN_F6R2_FB20_Msk /*!<Filter bit 20 */
  4564. #define CAN_F6R2_FB21_Pos (21U)
  4565. #define CAN_F6R2_FB21_Msk (0x1U << CAN_F6R2_FB21_Pos) /*!< 0x00200000 */
  4566. #define CAN_F6R2_FB21 CAN_F6R2_FB21_Msk /*!<Filter bit 21 */
  4567. #define CAN_F6R2_FB22_Pos (22U)
  4568. #define CAN_F6R2_FB22_Msk (0x1U << CAN_F6R2_FB22_Pos) /*!< 0x00400000 */
  4569. #define CAN_F6R2_FB22 CAN_F6R2_FB22_Msk /*!<Filter bit 22 */
  4570. #define CAN_F6R2_FB23_Pos (23U)
  4571. #define CAN_F6R2_FB23_Msk (0x1U << CAN_F6R2_FB23_Pos) /*!< 0x00800000 */
  4572. #define CAN_F6R2_FB23 CAN_F6R2_FB23_Msk /*!<Filter bit 23 */
  4573. #define CAN_F6R2_FB24_Pos (24U)
  4574. #define CAN_F6R2_FB24_Msk (0x1U << CAN_F6R2_FB24_Pos) /*!< 0x01000000 */
  4575. #define CAN_F6R2_FB24 CAN_F6R2_FB24_Msk /*!<Filter bit 24 */
  4576. #define CAN_F6R2_FB25_Pos (25U)
  4577. #define CAN_F6R2_FB25_Msk (0x1U << CAN_F6R2_FB25_Pos) /*!< 0x02000000 */
  4578. #define CAN_F6R2_FB25 CAN_F6R2_FB25_Msk /*!<Filter bit 25 */
  4579. #define CAN_F6R2_FB26_Pos (26U)
  4580. #define CAN_F6R2_FB26_Msk (0x1U << CAN_F6R2_FB26_Pos) /*!< 0x04000000 */
  4581. #define CAN_F6R2_FB26 CAN_F6R2_FB26_Msk /*!<Filter bit 26 */
  4582. #define CAN_F6R2_FB27_Pos (27U)
  4583. #define CAN_F6R2_FB27_Msk (0x1U << CAN_F6R2_FB27_Pos) /*!< 0x08000000 */
  4584. #define CAN_F6R2_FB27 CAN_F6R2_FB27_Msk /*!<Filter bit 27 */
  4585. #define CAN_F6R2_FB28_Pos (28U)
  4586. #define CAN_F6R2_FB28_Msk (0x1U << CAN_F6R2_FB28_Pos) /*!< 0x10000000 */
  4587. #define CAN_F6R2_FB28 CAN_F6R2_FB28_Msk /*!<Filter bit 28 */
  4588. #define CAN_F6R2_FB29_Pos (29U)
  4589. #define CAN_F6R2_FB29_Msk (0x1U << CAN_F6R2_FB29_Pos) /*!< 0x20000000 */
  4590. #define CAN_F6R2_FB29 CAN_F6R2_FB29_Msk /*!<Filter bit 29 */
  4591. #define CAN_F6R2_FB30_Pos (30U)
  4592. #define CAN_F6R2_FB30_Msk (0x1U << CAN_F6R2_FB30_Pos) /*!< 0x40000000 */
  4593. #define CAN_F6R2_FB30 CAN_F6R2_FB30_Msk /*!<Filter bit 30 */
  4594. #define CAN_F6R2_FB31_Pos (31U)
  4595. #define CAN_F6R2_FB31_Msk (0x1U << CAN_F6R2_FB31_Pos) /*!< 0x80000000 */
  4596. #define CAN_F6R2_FB31 CAN_F6R2_FB31_Msk /*!<Filter bit 31 */
  4597. /******************* Bit definition for CAN_F7R2 register *******************/
  4598. #define CAN_F7R2_FB0_Pos (0U)
  4599. #define CAN_F7R2_FB0_Msk (0x1U << CAN_F7R2_FB0_Pos) /*!< 0x00000001 */
  4600. #define CAN_F7R2_FB0 CAN_F7R2_FB0_Msk /*!<Filter bit 0 */
  4601. #define CAN_F7R2_FB1_Pos (1U)
  4602. #define CAN_F7R2_FB1_Msk (0x1U << CAN_F7R2_FB1_Pos) /*!< 0x00000002 */
  4603. #define CAN_F7R2_FB1 CAN_F7R2_FB1_Msk /*!<Filter bit 1 */
  4604. #define CAN_F7R2_FB2_Pos (2U)
  4605. #define CAN_F7R2_FB2_Msk (0x1U << CAN_F7R2_FB2_Pos) /*!< 0x00000004 */
  4606. #define CAN_F7R2_FB2 CAN_F7R2_FB2_Msk /*!<Filter bit 2 */
  4607. #define CAN_F7R2_FB3_Pos (3U)
  4608. #define CAN_F7R2_FB3_Msk (0x1U << CAN_F7R2_FB3_Pos) /*!< 0x00000008 */
  4609. #define CAN_F7R2_FB3 CAN_F7R2_FB3_Msk /*!<Filter bit 3 */
  4610. #define CAN_F7R2_FB4_Pos (4U)
  4611. #define CAN_F7R2_FB4_Msk (0x1U << CAN_F7R2_FB4_Pos) /*!< 0x00000010 */
  4612. #define CAN_F7R2_FB4 CAN_F7R2_FB4_Msk /*!<Filter bit 4 */
  4613. #define CAN_F7R2_FB5_Pos (5U)
  4614. #define CAN_F7R2_FB5_Msk (0x1U << CAN_F7R2_FB5_Pos) /*!< 0x00000020 */
  4615. #define CAN_F7R2_FB5 CAN_F7R2_FB5_Msk /*!<Filter bit 5 */
  4616. #define CAN_F7R2_FB6_Pos (6U)
  4617. #define CAN_F7R2_FB6_Msk (0x1U << CAN_F7R2_FB6_Pos) /*!< 0x00000040 */
  4618. #define CAN_F7R2_FB6 CAN_F7R2_FB6_Msk /*!<Filter bit 6 */
  4619. #define CAN_F7R2_FB7_Pos (7U)
  4620. #define CAN_F7R2_FB7_Msk (0x1U << CAN_F7R2_FB7_Pos) /*!< 0x00000080 */
  4621. #define CAN_F7R2_FB7 CAN_F7R2_FB7_Msk /*!<Filter bit 7 */
  4622. #define CAN_F7R2_FB8_Pos (8U)
  4623. #define CAN_F7R2_FB8_Msk (0x1U << CAN_F7R2_FB8_Pos) /*!< 0x00000100 */
  4624. #define CAN_F7R2_FB8 CAN_F7R2_FB8_Msk /*!<Filter bit 8 */
  4625. #define CAN_F7R2_FB9_Pos (9U)
  4626. #define CAN_F7R2_FB9_Msk (0x1U << CAN_F7R2_FB9_Pos) /*!< 0x00000200 */
  4627. #define CAN_F7R2_FB9 CAN_F7R2_FB9_Msk /*!<Filter bit 9 */
  4628. #define CAN_F7R2_FB10_Pos (10U)
  4629. #define CAN_F7R2_FB10_Msk (0x1U << CAN_F7R2_FB10_Pos) /*!< 0x00000400 */
  4630. #define CAN_F7R2_FB10 CAN_F7R2_FB10_Msk /*!<Filter bit 10 */
  4631. #define CAN_F7R2_FB11_Pos (11U)
  4632. #define CAN_F7R2_FB11_Msk (0x1U << CAN_F7R2_FB11_Pos) /*!< 0x00000800 */
  4633. #define CAN_F7R2_FB11 CAN_F7R2_FB11_Msk /*!<Filter bit 11 */
  4634. #define CAN_F7R2_FB12_Pos (12U)
  4635. #define CAN_F7R2_FB12_Msk (0x1U << CAN_F7R2_FB12_Pos) /*!< 0x00001000 */
  4636. #define CAN_F7R2_FB12 CAN_F7R2_FB12_Msk /*!<Filter bit 12 */
  4637. #define CAN_F7R2_FB13_Pos (13U)
  4638. #define CAN_F7R2_FB13_Msk (0x1U << CAN_F7R2_FB13_Pos) /*!< 0x00002000 */
  4639. #define CAN_F7R2_FB13 CAN_F7R2_FB13_Msk /*!<Filter bit 13 */
  4640. #define CAN_F7R2_FB14_Pos (14U)
  4641. #define CAN_F7R2_FB14_Msk (0x1U << CAN_F7R2_FB14_Pos) /*!< 0x00004000 */
  4642. #define CAN_F7R2_FB14 CAN_F7R2_FB14_Msk /*!<Filter bit 14 */
  4643. #define CAN_F7R2_FB15_Pos (15U)
  4644. #define CAN_F7R2_FB15_Msk (0x1U << CAN_F7R2_FB15_Pos) /*!< 0x00008000 */
  4645. #define CAN_F7R2_FB15 CAN_F7R2_FB15_Msk /*!<Filter bit 15 */
  4646. #define CAN_F7R2_FB16_Pos (16U)
  4647. #define CAN_F7R2_FB16_Msk (0x1U << CAN_F7R2_FB16_Pos) /*!< 0x00010000 */
  4648. #define CAN_F7R2_FB16 CAN_F7R2_FB16_Msk /*!<Filter bit 16 */
  4649. #define CAN_F7R2_FB17_Pos (17U)
  4650. #define CAN_F7R2_FB17_Msk (0x1U << CAN_F7R2_FB17_Pos) /*!< 0x00020000 */
  4651. #define CAN_F7R2_FB17 CAN_F7R2_FB17_Msk /*!<Filter bit 17 */
  4652. #define CAN_F7R2_FB18_Pos (18U)
  4653. #define CAN_F7R2_FB18_Msk (0x1U << CAN_F7R2_FB18_Pos) /*!< 0x00040000 */
  4654. #define CAN_F7R2_FB18 CAN_F7R2_FB18_Msk /*!<Filter bit 18 */
  4655. #define CAN_F7R2_FB19_Pos (19U)
  4656. #define CAN_F7R2_FB19_Msk (0x1U << CAN_F7R2_FB19_Pos) /*!< 0x00080000 */
  4657. #define CAN_F7R2_FB19 CAN_F7R2_FB19_Msk /*!<Filter bit 19 */
  4658. #define CAN_F7R2_FB20_Pos (20U)
  4659. #define CAN_F7R2_FB20_Msk (0x1U << CAN_F7R2_FB20_Pos) /*!< 0x00100000 */
  4660. #define CAN_F7R2_FB20 CAN_F7R2_FB20_Msk /*!<Filter bit 20 */
  4661. #define CAN_F7R2_FB21_Pos (21U)
  4662. #define CAN_F7R2_FB21_Msk (0x1U << CAN_F7R2_FB21_Pos) /*!< 0x00200000 */
  4663. #define CAN_F7R2_FB21 CAN_F7R2_FB21_Msk /*!<Filter bit 21 */
  4664. #define CAN_F7R2_FB22_Pos (22U)
  4665. #define CAN_F7R2_FB22_Msk (0x1U << CAN_F7R2_FB22_Pos) /*!< 0x00400000 */
  4666. #define CAN_F7R2_FB22 CAN_F7R2_FB22_Msk /*!<Filter bit 22 */
  4667. #define CAN_F7R2_FB23_Pos (23U)
  4668. #define CAN_F7R2_FB23_Msk (0x1U << CAN_F7R2_FB23_Pos) /*!< 0x00800000 */
  4669. #define CAN_F7R2_FB23 CAN_F7R2_FB23_Msk /*!<Filter bit 23 */
  4670. #define CAN_F7R2_FB24_Pos (24U)
  4671. #define CAN_F7R2_FB24_Msk (0x1U << CAN_F7R2_FB24_Pos) /*!< 0x01000000 */
  4672. #define CAN_F7R2_FB24 CAN_F7R2_FB24_Msk /*!<Filter bit 24 */
  4673. #define CAN_F7R2_FB25_Pos (25U)
  4674. #define CAN_F7R2_FB25_Msk (0x1U << CAN_F7R2_FB25_Pos) /*!< 0x02000000 */
  4675. #define CAN_F7R2_FB25 CAN_F7R2_FB25_Msk /*!<Filter bit 25 */
  4676. #define CAN_F7R2_FB26_Pos (26U)
  4677. #define CAN_F7R2_FB26_Msk (0x1U << CAN_F7R2_FB26_Pos) /*!< 0x04000000 */
  4678. #define CAN_F7R2_FB26 CAN_F7R2_FB26_Msk /*!<Filter bit 26 */
  4679. #define CAN_F7R2_FB27_Pos (27U)
  4680. #define CAN_F7R2_FB27_Msk (0x1U << CAN_F7R2_FB27_Pos) /*!< 0x08000000 */
  4681. #define CAN_F7R2_FB27 CAN_F7R2_FB27_Msk /*!<Filter bit 27 */
  4682. #define CAN_F7R2_FB28_Pos (28U)
  4683. #define CAN_F7R2_FB28_Msk (0x1U << CAN_F7R2_FB28_Pos) /*!< 0x10000000 */
  4684. #define CAN_F7R2_FB28 CAN_F7R2_FB28_Msk /*!<Filter bit 28 */
  4685. #define CAN_F7R2_FB29_Pos (29U)
  4686. #define CAN_F7R2_FB29_Msk (0x1U << CAN_F7R2_FB29_Pos) /*!< 0x20000000 */
  4687. #define CAN_F7R2_FB29 CAN_F7R2_FB29_Msk /*!<Filter bit 29 */
  4688. #define CAN_F7R2_FB30_Pos (30U)
  4689. #define CAN_F7R2_FB30_Msk (0x1U << CAN_F7R2_FB30_Pos) /*!< 0x40000000 */
  4690. #define CAN_F7R2_FB30 CAN_F7R2_FB30_Msk /*!<Filter bit 30 */
  4691. #define CAN_F7R2_FB31_Pos (31U)
  4692. #define CAN_F7R2_FB31_Msk (0x1U << CAN_F7R2_FB31_Pos) /*!< 0x80000000 */
  4693. #define CAN_F7R2_FB31 CAN_F7R2_FB31_Msk /*!<Filter bit 31 */
  4694. /******************* Bit definition for CAN_F8R2 register *******************/
  4695. #define CAN_F8R2_FB0_Pos (0U)
  4696. #define CAN_F8R2_FB0_Msk (0x1U << CAN_F8R2_FB0_Pos) /*!< 0x00000001 */
  4697. #define CAN_F8R2_FB0 CAN_F8R2_FB0_Msk /*!<Filter bit 0 */
  4698. #define CAN_F8R2_FB1_Pos (1U)
  4699. #define CAN_F8R2_FB1_Msk (0x1U << CAN_F8R2_FB1_Pos) /*!< 0x00000002 */
  4700. #define CAN_F8R2_FB1 CAN_F8R2_FB1_Msk /*!<Filter bit 1 */
  4701. #define CAN_F8R2_FB2_Pos (2U)
  4702. #define CAN_F8R2_FB2_Msk (0x1U << CAN_F8R2_FB2_Pos) /*!< 0x00000004 */
  4703. #define CAN_F8R2_FB2 CAN_F8R2_FB2_Msk /*!<Filter bit 2 */
  4704. #define CAN_F8R2_FB3_Pos (3U)
  4705. #define CAN_F8R2_FB3_Msk (0x1U << CAN_F8R2_FB3_Pos) /*!< 0x00000008 */
  4706. #define CAN_F8R2_FB3 CAN_F8R2_FB3_Msk /*!<Filter bit 3 */
  4707. #define CAN_F8R2_FB4_Pos (4U)
  4708. #define CAN_F8R2_FB4_Msk (0x1U << CAN_F8R2_FB4_Pos) /*!< 0x00000010 */
  4709. #define CAN_F8R2_FB4 CAN_F8R2_FB4_Msk /*!<Filter bit 4 */
  4710. #define CAN_F8R2_FB5_Pos (5U)
  4711. #define CAN_F8R2_FB5_Msk (0x1U << CAN_F8R2_FB5_Pos) /*!< 0x00000020 */
  4712. #define CAN_F8R2_FB5 CAN_F8R2_FB5_Msk /*!<Filter bit 5 */
  4713. #define CAN_F8R2_FB6_Pos (6U)
  4714. #define CAN_F8R2_FB6_Msk (0x1U << CAN_F8R2_FB6_Pos) /*!< 0x00000040 */
  4715. #define CAN_F8R2_FB6 CAN_F8R2_FB6_Msk /*!<Filter bit 6 */
  4716. #define CAN_F8R2_FB7_Pos (7U)
  4717. #define CAN_F8R2_FB7_Msk (0x1U << CAN_F8R2_FB7_Pos) /*!< 0x00000080 */
  4718. #define CAN_F8R2_FB7 CAN_F8R2_FB7_Msk /*!<Filter bit 7 */
  4719. #define CAN_F8R2_FB8_Pos (8U)
  4720. #define CAN_F8R2_FB8_Msk (0x1U << CAN_F8R2_FB8_Pos) /*!< 0x00000100 */
  4721. #define CAN_F8R2_FB8 CAN_F8R2_FB8_Msk /*!<Filter bit 8 */
  4722. #define CAN_F8R2_FB9_Pos (9U)
  4723. #define CAN_F8R2_FB9_Msk (0x1U << CAN_F8R2_FB9_Pos) /*!< 0x00000200 */
  4724. #define CAN_F8R2_FB9 CAN_F8R2_FB9_Msk /*!<Filter bit 9 */
  4725. #define CAN_F8R2_FB10_Pos (10U)
  4726. #define CAN_F8R2_FB10_Msk (0x1U << CAN_F8R2_FB10_Pos) /*!< 0x00000400 */
  4727. #define CAN_F8R2_FB10 CAN_F8R2_FB10_Msk /*!<Filter bit 10 */
  4728. #define CAN_F8R2_FB11_Pos (11U)
  4729. #define CAN_F8R2_FB11_Msk (0x1U << CAN_F8R2_FB11_Pos) /*!< 0x00000800 */
  4730. #define CAN_F8R2_FB11 CAN_F8R2_FB11_Msk /*!<Filter bit 11 */
  4731. #define CAN_F8R2_FB12_Pos (12U)
  4732. #define CAN_F8R2_FB12_Msk (0x1U << CAN_F8R2_FB12_Pos) /*!< 0x00001000 */
  4733. #define CAN_F8R2_FB12 CAN_F8R2_FB12_Msk /*!<Filter bit 12 */
  4734. #define CAN_F8R2_FB13_Pos (13U)
  4735. #define CAN_F8R2_FB13_Msk (0x1U << CAN_F8R2_FB13_Pos) /*!< 0x00002000 */
  4736. #define CAN_F8R2_FB13 CAN_F8R2_FB13_Msk /*!<Filter bit 13 */
  4737. #define CAN_F8R2_FB14_Pos (14U)
  4738. #define CAN_F8R2_FB14_Msk (0x1U << CAN_F8R2_FB14_Pos) /*!< 0x00004000 */
  4739. #define CAN_F8R2_FB14 CAN_F8R2_FB14_Msk /*!<Filter bit 14 */
  4740. #define CAN_F8R2_FB15_Pos (15U)
  4741. #define CAN_F8R2_FB15_Msk (0x1U << CAN_F8R2_FB15_Pos) /*!< 0x00008000 */
  4742. #define CAN_F8R2_FB15 CAN_F8R2_FB15_Msk /*!<Filter bit 15 */
  4743. #define CAN_F8R2_FB16_Pos (16U)
  4744. #define CAN_F8R2_FB16_Msk (0x1U << CAN_F8R2_FB16_Pos) /*!< 0x00010000 */
  4745. #define CAN_F8R2_FB16 CAN_F8R2_FB16_Msk /*!<Filter bit 16 */
  4746. #define CAN_F8R2_FB17_Pos (17U)
  4747. #define CAN_F8R2_FB17_Msk (0x1U << CAN_F8R2_FB17_Pos) /*!< 0x00020000 */
  4748. #define CAN_F8R2_FB17 CAN_F8R2_FB17_Msk /*!<Filter bit 17 */
  4749. #define CAN_F8R2_FB18_Pos (18U)
  4750. #define CAN_F8R2_FB18_Msk (0x1U << CAN_F8R2_FB18_Pos) /*!< 0x00040000 */
  4751. #define CAN_F8R2_FB18 CAN_F8R2_FB18_Msk /*!<Filter bit 18 */
  4752. #define CAN_F8R2_FB19_Pos (19U)
  4753. #define CAN_F8R2_FB19_Msk (0x1U << CAN_F8R2_FB19_Pos) /*!< 0x00080000 */
  4754. #define CAN_F8R2_FB19 CAN_F8R2_FB19_Msk /*!<Filter bit 19 */
  4755. #define CAN_F8R2_FB20_Pos (20U)
  4756. #define CAN_F8R2_FB20_Msk (0x1U << CAN_F8R2_FB20_Pos) /*!< 0x00100000 */
  4757. #define CAN_F8R2_FB20 CAN_F8R2_FB20_Msk /*!<Filter bit 20 */
  4758. #define CAN_F8R2_FB21_Pos (21U)
  4759. #define CAN_F8R2_FB21_Msk (0x1U << CAN_F8R2_FB21_Pos) /*!< 0x00200000 */
  4760. #define CAN_F8R2_FB21 CAN_F8R2_FB21_Msk /*!<Filter bit 21 */
  4761. #define CAN_F8R2_FB22_Pos (22U)
  4762. #define CAN_F8R2_FB22_Msk (0x1U << CAN_F8R2_FB22_Pos) /*!< 0x00400000 */
  4763. #define CAN_F8R2_FB22 CAN_F8R2_FB22_Msk /*!<Filter bit 22 */
  4764. #define CAN_F8R2_FB23_Pos (23U)
  4765. #define CAN_F8R2_FB23_Msk (0x1U << CAN_F8R2_FB23_Pos) /*!< 0x00800000 */
  4766. #define CAN_F8R2_FB23 CAN_F8R2_FB23_Msk /*!<Filter bit 23 */
  4767. #define CAN_F8R2_FB24_Pos (24U)
  4768. #define CAN_F8R2_FB24_Msk (0x1U << CAN_F8R2_FB24_Pos) /*!< 0x01000000 */
  4769. #define CAN_F8R2_FB24 CAN_F8R2_FB24_Msk /*!<Filter bit 24 */
  4770. #define CAN_F8R2_FB25_Pos (25U)
  4771. #define CAN_F8R2_FB25_Msk (0x1U << CAN_F8R2_FB25_Pos) /*!< 0x02000000 */
  4772. #define CAN_F8R2_FB25 CAN_F8R2_FB25_Msk /*!<Filter bit 25 */
  4773. #define CAN_F8R2_FB26_Pos (26U)
  4774. #define CAN_F8R2_FB26_Msk (0x1U << CAN_F8R2_FB26_Pos) /*!< 0x04000000 */
  4775. #define CAN_F8R2_FB26 CAN_F8R2_FB26_Msk /*!<Filter bit 26 */
  4776. #define CAN_F8R2_FB27_Pos (27U)
  4777. #define CAN_F8R2_FB27_Msk (0x1U << CAN_F8R2_FB27_Pos) /*!< 0x08000000 */
  4778. #define CAN_F8R2_FB27 CAN_F8R2_FB27_Msk /*!<Filter bit 27 */
  4779. #define CAN_F8R2_FB28_Pos (28U)
  4780. #define CAN_F8R2_FB28_Msk (0x1U << CAN_F8R2_FB28_Pos) /*!< 0x10000000 */
  4781. #define CAN_F8R2_FB28 CAN_F8R2_FB28_Msk /*!<Filter bit 28 */
  4782. #define CAN_F8R2_FB29_Pos (29U)
  4783. #define CAN_F8R2_FB29_Msk (0x1U << CAN_F8R2_FB29_Pos) /*!< 0x20000000 */
  4784. #define CAN_F8R2_FB29 CAN_F8R2_FB29_Msk /*!<Filter bit 29 */
  4785. #define CAN_F8R2_FB30_Pos (30U)
  4786. #define CAN_F8R2_FB30_Msk (0x1U << CAN_F8R2_FB30_Pos) /*!< 0x40000000 */
  4787. #define CAN_F8R2_FB30 CAN_F8R2_FB30_Msk /*!<Filter bit 30 */
  4788. #define CAN_F8R2_FB31_Pos (31U)
  4789. #define CAN_F8R2_FB31_Msk (0x1U << CAN_F8R2_FB31_Pos) /*!< 0x80000000 */
  4790. #define CAN_F8R2_FB31 CAN_F8R2_FB31_Msk /*!<Filter bit 31 */
  4791. /******************* Bit definition for CAN_F9R2 register *******************/
  4792. #define CAN_F9R2_FB0_Pos (0U)
  4793. #define CAN_F9R2_FB0_Msk (0x1U << CAN_F9R2_FB0_Pos) /*!< 0x00000001 */
  4794. #define CAN_F9R2_FB0 CAN_F9R2_FB0_Msk /*!<Filter bit 0 */
  4795. #define CAN_F9R2_FB1_Pos (1U)
  4796. #define CAN_F9R2_FB1_Msk (0x1U << CAN_F9R2_FB1_Pos) /*!< 0x00000002 */
  4797. #define CAN_F9R2_FB1 CAN_F9R2_FB1_Msk /*!<Filter bit 1 */
  4798. #define CAN_F9R2_FB2_Pos (2U)
  4799. #define CAN_F9R2_FB2_Msk (0x1U << CAN_F9R2_FB2_Pos) /*!< 0x00000004 */
  4800. #define CAN_F9R2_FB2 CAN_F9R2_FB2_Msk /*!<Filter bit 2 */
  4801. #define CAN_F9R2_FB3_Pos (3U)
  4802. #define CAN_F9R2_FB3_Msk (0x1U << CAN_F9R2_FB3_Pos) /*!< 0x00000008 */
  4803. #define CAN_F9R2_FB3 CAN_F9R2_FB3_Msk /*!<Filter bit 3 */
  4804. #define CAN_F9R2_FB4_Pos (4U)
  4805. #define CAN_F9R2_FB4_Msk (0x1U << CAN_F9R2_FB4_Pos) /*!< 0x00000010 */
  4806. #define CAN_F9R2_FB4 CAN_F9R2_FB4_Msk /*!<Filter bit 4 */
  4807. #define CAN_F9R2_FB5_Pos (5U)
  4808. #define CAN_F9R2_FB5_Msk (0x1U << CAN_F9R2_FB5_Pos) /*!< 0x00000020 */
  4809. #define CAN_F9R2_FB5 CAN_F9R2_FB5_Msk /*!<Filter bit 5 */
  4810. #define CAN_F9R2_FB6_Pos (6U)
  4811. #define CAN_F9R2_FB6_Msk (0x1U << CAN_F9R2_FB6_Pos) /*!< 0x00000040 */
  4812. #define CAN_F9R2_FB6 CAN_F9R2_FB6_Msk /*!<Filter bit 6 */
  4813. #define CAN_F9R2_FB7_Pos (7U)
  4814. #define CAN_F9R2_FB7_Msk (0x1U << CAN_F9R2_FB7_Pos) /*!< 0x00000080 */
  4815. #define CAN_F9R2_FB7 CAN_F9R2_FB7_Msk /*!<Filter bit 7 */
  4816. #define CAN_F9R2_FB8_Pos (8U)
  4817. #define CAN_F9R2_FB8_Msk (0x1U << CAN_F9R2_FB8_Pos) /*!< 0x00000100 */
  4818. #define CAN_F9R2_FB8 CAN_F9R2_FB8_Msk /*!<Filter bit 8 */
  4819. #define CAN_F9R2_FB9_Pos (9U)
  4820. #define CAN_F9R2_FB9_Msk (0x1U << CAN_F9R2_FB9_Pos) /*!< 0x00000200 */
  4821. #define CAN_F9R2_FB9 CAN_F9R2_FB9_Msk /*!<Filter bit 9 */
  4822. #define CAN_F9R2_FB10_Pos (10U)
  4823. #define CAN_F9R2_FB10_Msk (0x1U << CAN_F9R2_FB10_Pos) /*!< 0x00000400 */
  4824. #define CAN_F9R2_FB10 CAN_F9R2_FB10_Msk /*!<Filter bit 10 */
  4825. #define CAN_F9R2_FB11_Pos (11U)
  4826. #define CAN_F9R2_FB11_Msk (0x1U << CAN_F9R2_FB11_Pos) /*!< 0x00000800 */
  4827. #define CAN_F9R2_FB11 CAN_F9R2_FB11_Msk /*!<Filter bit 11 */
  4828. #define CAN_F9R2_FB12_Pos (12U)
  4829. #define CAN_F9R2_FB12_Msk (0x1U << CAN_F9R2_FB12_Pos) /*!< 0x00001000 */
  4830. #define CAN_F9R2_FB12 CAN_F9R2_FB12_Msk /*!<Filter bit 12 */
  4831. #define CAN_F9R2_FB13_Pos (13U)
  4832. #define CAN_F9R2_FB13_Msk (0x1U << CAN_F9R2_FB13_Pos) /*!< 0x00002000 */
  4833. #define CAN_F9R2_FB13 CAN_F9R2_FB13_Msk /*!<Filter bit 13 */
  4834. #define CAN_F9R2_FB14_Pos (14U)
  4835. #define CAN_F9R2_FB14_Msk (0x1U << CAN_F9R2_FB14_Pos) /*!< 0x00004000 */
  4836. #define CAN_F9R2_FB14 CAN_F9R2_FB14_Msk /*!<Filter bit 14 */
  4837. #define CAN_F9R2_FB15_Pos (15U)
  4838. #define CAN_F9R2_FB15_Msk (0x1U << CAN_F9R2_FB15_Pos) /*!< 0x00008000 */
  4839. #define CAN_F9R2_FB15 CAN_F9R2_FB15_Msk /*!<Filter bit 15 */
  4840. #define CAN_F9R2_FB16_Pos (16U)
  4841. #define CAN_F9R2_FB16_Msk (0x1U << CAN_F9R2_FB16_Pos) /*!< 0x00010000 */
  4842. #define CAN_F9R2_FB16 CAN_F9R2_FB16_Msk /*!<Filter bit 16 */
  4843. #define CAN_F9R2_FB17_Pos (17U)
  4844. #define CAN_F9R2_FB17_Msk (0x1U << CAN_F9R2_FB17_Pos) /*!< 0x00020000 */
  4845. #define CAN_F9R2_FB17 CAN_F9R2_FB17_Msk /*!<Filter bit 17 */
  4846. #define CAN_F9R2_FB18_Pos (18U)
  4847. #define CAN_F9R2_FB18_Msk (0x1U << CAN_F9R2_FB18_Pos) /*!< 0x00040000 */
  4848. #define CAN_F9R2_FB18 CAN_F9R2_FB18_Msk /*!<Filter bit 18 */
  4849. #define CAN_F9R2_FB19_Pos (19U)
  4850. #define CAN_F9R2_FB19_Msk (0x1U << CAN_F9R2_FB19_Pos) /*!< 0x00080000 */
  4851. #define CAN_F9R2_FB19 CAN_F9R2_FB19_Msk /*!<Filter bit 19 */
  4852. #define CAN_F9R2_FB20_Pos (20U)
  4853. #define CAN_F9R2_FB20_Msk (0x1U << CAN_F9R2_FB20_Pos) /*!< 0x00100000 */
  4854. #define CAN_F9R2_FB20 CAN_F9R2_FB20_Msk /*!<Filter bit 20 */
  4855. #define CAN_F9R2_FB21_Pos (21U)
  4856. #define CAN_F9R2_FB21_Msk (0x1U << CAN_F9R2_FB21_Pos) /*!< 0x00200000 */
  4857. #define CAN_F9R2_FB21 CAN_F9R2_FB21_Msk /*!<Filter bit 21 */
  4858. #define CAN_F9R2_FB22_Pos (22U)
  4859. #define CAN_F9R2_FB22_Msk (0x1U << CAN_F9R2_FB22_Pos) /*!< 0x00400000 */
  4860. #define CAN_F9R2_FB22 CAN_F9R2_FB22_Msk /*!<Filter bit 22 */
  4861. #define CAN_F9R2_FB23_Pos (23U)
  4862. #define CAN_F9R2_FB23_Msk (0x1U << CAN_F9R2_FB23_Pos) /*!< 0x00800000 */
  4863. #define CAN_F9R2_FB23 CAN_F9R2_FB23_Msk /*!<Filter bit 23 */
  4864. #define CAN_F9R2_FB24_Pos (24U)
  4865. #define CAN_F9R2_FB24_Msk (0x1U << CAN_F9R2_FB24_Pos) /*!< 0x01000000 */
  4866. #define CAN_F9R2_FB24 CAN_F9R2_FB24_Msk /*!<Filter bit 24 */
  4867. #define CAN_F9R2_FB25_Pos (25U)
  4868. #define CAN_F9R2_FB25_Msk (0x1U << CAN_F9R2_FB25_Pos) /*!< 0x02000000 */
  4869. #define CAN_F9R2_FB25 CAN_F9R2_FB25_Msk /*!<Filter bit 25 */
  4870. #define CAN_F9R2_FB26_Pos (26U)
  4871. #define CAN_F9R2_FB26_Msk (0x1U << CAN_F9R2_FB26_Pos) /*!< 0x04000000 */
  4872. #define CAN_F9R2_FB26 CAN_F9R2_FB26_Msk /*!<Filter bit 26 */
  4873. #define CAN_F9R2_FB27_Pos (27U)
  4874. #define CAN_F9R2_FB27_Msk (0x1U << CAN_F9R2_FB27_Pos) /*!< 0x08000000 */
  4875. #define CAN_F9R2_FB27 CAN_F9R2_FB27_Msk /*!<Filter bit 27 */
  4876. #define CAN_F9R2_FB28_Pos (28U)
  4877. #define CAN_F9R2_FB28_Msk (0x1U << CAN_F9R2_FB28_Pos) /*!< 0x10000000 */
  4878. #define CAN_F9R2_FB28 CAN_F9R2_FB28_Msk /*!<Filter bit 28 */
  4879. #define CAN_F9R2_FB29_Pos (29U)
  4880. #define CAN_F9R2_FB29_Msk (0x1U << CAN_F9R2_FB29_Pos) /*!< 0x20000000 */
  4881. #define CAN_F9R2_FB29 CAN_F9R2_FB29_Msk /*!<Filter bit 29 */
  4882. #define CAN_F9R2_FB30_Pos (30U)
  4883. #define CAN_F9R2_FB30_Msk (0x1U << CAN_F9R2_FB30_Pos) /*!< 0x40000000 */
  4884. #define CAN_F9R2_FB30 CAN_F9R2_FB30_Msk /*!<Filter bit 30 */
  4885. #define CAN_F9R2_FB31_Pos (31U)
  4886. #define CAN_F9R2_FB31_Msk (0x1U << CAN_F9R2_FB31_Pos) /*!< 0x80000000 */
  4887. #define CAN_F9R2_FB31 CAN_F9R2_FB31_Msk /*!<Filter bit 31 */
  4888. /******************* Bit definition for CAN_F10R2 register ******************/
  4889. #define CAN_F10R2_FB0_Pos (0U)
  4890. #define CAN_F10R2_FB0_Msk (0x1U << CAN_F10R2_FB0_Pos) /*!< 0x00000001 */
  4891. #define CAN_F10R2_FB0 CAN_F10R2_FB0_Msk /*!<Filter bit 0 */
  4892. #define CAN_F10R2_FB1_Pos (1U)
  4893. #define CAN_F10R2_FB1_Msk (0x1U << CAN_F10R2_FB1_Pos) /*!< 0x00000002 */
  4894. #define CAN_F10R2_FB1 CAN_F10R2_FB1_Msk /*!<Filter bit 1 */
  4895. #define CAN_F10R2_FB2_Pos (2U)
  4896. #define CAN_F10R2_FB2_Msk (0x1U << CAN_F10R2_FB2_Pos) /*!< 0x00000004 */
  4897. #define CAN_F10R2_FB2 CAN_F10R2_FB2_Msk /*!<Filter bit 2 */
  4898. #define CAN_F10R2_FB3_Pos (3U)
  4899. #define CAN_F10R2_FB3_Msk (0x1U << CAN_F10R2_FB3_Pos) /*!< 0x00000008 */
  4900. #define CAN_F10R2_FB3 CAN_F10R2_FB3_Msk /*!<Filter bit 3 */
  4901. #define CAN_F10R2_FB4_Pos (4U)
  4902. #define CAN_F10R2_FB4_Msk (0x1U << CAN_F10R2_FB4_Pos) /*!< 0x00000010 */
  4903. #define CAN_F10R2_FB4 CAN_F10R2_FB4_Msk /*!<Filter bit 4 */
  4904. #define CAN_F10R2_FB5_Pos (5U)
  4905. #define CAN_F10R2_FB5_Msk (0x1U << CAN_F10R2_FB5_Pos) /*!< 0x00000020 */
  4906. #define CAN_F10R2_FB5 CAN_F10R2_FB5_Msk /*!<Filter bit 5 */
  4907. #define CAN_F10R2_FB6_Pos (6U)
  4908. #define CAN_F10R2_FB6_Msk (0x1U << CAN_F10R2_FB6_Pos) /*!< 0x00000040 */
  4909. #define CAN_F10R2_FB6 CAN_F10R2_FB6_Msk /*!<Filter bit 6 */
  4910. #define CAN_F10R2_FB7_Pos (7U)
  4911. #define CAN_F10R2_FB7_Msk (0x1U << CAN_F10R2_FB7_Pos) /*!< 0x00000080 */
  4912. #define CAN_F10R2_FB7 CAN_F10R2_FB7_Msk /*!<Filter bit 7 */
  4913. #define CAN_F10R2_FB8_Pos (8U)
  4914. #define CAN_F10R2_FB8_Msk (0x1U << CAN_F10R2_FB8_Pos) /*!< 0x00000100 */
  4915. #define CAN_F10R2_FB8 CAN_F10R2_FB8_Msk /*!<Filter bit 8 */
  4916. #define CAN_F10R2_FB9_Pos (9U)
  4917. #define CAN_F10R2_FB9_Msk (0x1U << CAN_F10R2_FB9_Pos) /*!< 0x00000200 */
  4918. #define CAN_F10R2_FB9 CAN_F10R2_FB9_Msk /*!<Filter bit 9 */
  4919. #define CAN_F10R2_FB10_Pos (10U)
  4920. #define CAN_F10R2_FB10_Msk (0x1U << CAN_F10R2_FB10_Pos) /*!< 0x00000400 */
  4921. #define CAN_F10R2_FB10 CAN_F10R2_FB10_Msk /*!<Filter bit 10 */
  4922. #define CAN_F10R2_FB11_Pos (11U)
  4923. #define CAN_F10R2_FB11_Msk (0x1U << CAN_F10R2_FB11_Pos) /*!< 0x00000800 */
  4924. #define CAN_F10R2_FB11 CAN_F10R2_FB11_Msk /*!<Filter bit 11 */
  4925. #define CAN_F10R2_FB12_Pos (12U)
  4926. #define CAN_F10R2_FB12_Msk (0x1U << CAN_F10R2_FB12_Pos) /*!< 0x00001000 */
  4927. #define CAN_F10R2_FB12 CAN_F10R2_FB12_Msk /*!<Filter bit 12 */
  4928. #define CAN_F10R2_FB13_Pos (13U)
  4929. #define CAN_F10R2_FB13_Msk (0x1U << CAN_F10R2_FB13_Pos) /*!< 0x00002000 */
  4930. #define CAN_F10R2_FB13 CAN_F10R2_FB13_Msk /*!<Filter bit 13 */
  4931. #define CAN_F10R2_FB14_Pos (14U)
  4932. #define CAN_F10R2_FB14_Msk (0x1U << CAN_F10R2_FB14_Pos) /*!< 0x00004000 */
  4933. #define CAN_F10R2_FB14 CAN_F10R2_FB14_Msk /*!<Filter bit 14 */
  4934. #define CAN_F10R2_FB15_Pos (15U)
  4935. #define CAN_F10R2_FB15_Msk (0x1U << CAN_F10R2_FB15_Pos) /*!< 0x00008000 */
  4936. #define CAN_F10R2_FB15 CAN_F10R2_FB15_Msk /*!<Filter bit 15 */
  4937. #define CAN_F10R2_FB16_Pos (16U)
  4938. #define CAN_F10R2_FB16_Msk (0x1U << CAN_F10R2_FB16_Pos) /*!< 0x00010000 */
  4939. #define CAN_F10R2_FB16 CAN_F10R2_FB16_Msk /*!<Filter bit 16 */
  4940. #define CAN_F10R2_FB17_Pos (17U)
  4941. #define CAN_F10R2_FB17_Msk (0x1U << CAN_F10R2_FB17_Pos) /*!< 0x00020000 */
  4942. #define CAN_F10R2_FB17 CAN_F10R2_FB17_Msk /*!<Filter bit 17 */
  4943. #define CAN_F10R2_FB18_Pos (18U)
  4944. #define CAN_F10R2_FB18_Msk (0x1U << CAN_F10R2_FB18_Pos) /*!< 0x00040000 */
  4945. #define CAN_F10R2_FB18 CAN_F10R2_FB18_Msk /*!<Filter bit 18 */
  4946. #define CAN_F10R2_FB19_Pos (19U)
  4947. #define CAN_F10R2_FB19_Msk (0x1U << CAN_F10R2_FB19_Pos) /*!< 0x00080000 */
  4948. #define CAN_F10R2_FB19 CAN_F10R2_FB19_Msk /*!<Filter bit 19 */
  4949. #define CAN_F10R2_FB20_Pos (20U)
  4950. #define CAN_F10R2_FB20_Msk (0x1U << CAN_F10R2_FB20_Pos) /*!< 0x00100000 */
  4951. #define CAN_F10R2_FB20 CAN_F10R2_FB20_Msk /*!<Filter bit 20 */
  4952. #define CAN_F10R2_FB21_Pos (21U)
  4953. #define CAN_F10R2_FB21_Msk (0x1U << CAN_F10R2_FB21_Pos) /*!< 0x00200000 */
  4954. #define CAN_F10R2_FB21 CAN_F10R2_FB21_Msk /*!<Filter bit 21 */
  4955. #define CAN_F10R2_FB22_Pos (22U)
  4956. #define CAN_F10R2_FB22_Msk (0x1U << CAN_F10R2_FB22_Pos) /*!< 0x00400000 */
  4957. #define CAN_F10R2_FB22 CAN_F10R2_FB22_Msk /*!<Filter bit 22 */
  4958. #define CAN_F10R2_FB23_Pos (23U)
  4959. #define CAN_F10R2_FB23_Msk (0x1U << CAN_F10R2_FB23_Pos) /*!< 0x00800000 */
  4960. #define CAN_F10R2_FB23 CAN_F10R2_FB23_Msk /*!<Filter bit 23 */
  4961. #define CAN_F10R2_FB24_Pos (24U)
  4962. #define CAN_F10R2_FB24_Msk (0x1U << CAN_F10R2_FB24_Pos) /*!< 0x01000000 */
  4963. #define CAN_F10R2_FB24 CAN_F10R2_FB24_Msk /*!<Filter bit 24 */
  4964. #define CAN_F10R2_FB25_Pos (25U)
  4965. #define CAN_F10R2_FB25_Msk (0x1U << CAN_F10R2_FB25_Pos) /*!< 0x02000000 */
  4966. #define CAN_F10R2_FB25 CAN_F10R2_FB25_Msk /*!<Filter bit 25 */
  4967. #define CAN_F10R2_FB26_Pos (26U)
  4968. #define CAN_F10R2_FB26_Msk (0x1U << CAN_F10R2_FB26_Pos) /*!< 0x04000000 */
  4969. #define CAN_F10R2_FB26 CAN_F10R2_FB26_Msk /*!<Filter bit 26 */
  4970. #define CAN_F10R2_FB27_Pos (27U)
  4971. #define CAN_F10R2_FB27_Msk (0x1U << CAN_F10R2_FB27_Pos) /*!< 0x08000000 */
  4972. #define CAN_F10R2_FB27 CAN_F10R2_FB27_Msk /*!<Filter bit 27 */
  4973. #define CAN_F10R2_FB28_Pos (28U)
  4974. #define CAN_F10R2_FB28_Msk (0x1U << CAN_F10R2_FB28_Pos) /*!< 0x10000000 */
  4975. #define CAN_F10R2_FB28 CAN_F10R2_FB28_Msk /*!<Filter bit 28 */
  4976. #define CAN_F10R2_FB29_Pos (29U)
  4977. #define CAN_F10R2_FB29_Msk (0x1U << CAN_F10R2_FB29_Pos) /*!< 0x20000000 */
  4978. #define CAN_F10R2_FB29 CAN_F10R2_FB29_Msk /*!<Filter bit 29 */
  4979. #define CAN_F10R2_FB30_Pos (30U)
  4980. #define CAN_F10R2_FB30_Msk (0x1U << CAN_F10R2_FB30_Pos) /*!< 0x40000000 */
  4981. #define CAN_F10R2_FB30 CAN_F10R2_FB30_Msk /*!<Filter bit 30 */
  4982. #define CAN_F10R2_FB31_Pos (31U)
  4983. #define CAN_F10R2_FB31_Msk (0x1U << CAN_F10R2_FB31_Pos) /*!< 0x80000000 */
  4984. #define CAN_F10R2_FB31 CAN_F10R2_FB31_Msk /*!<Filter bit 31 */
  4985. /******************* Bit definition for CAN_F11R2 register ******************/
  4986. #define CAN_F11R2_FB0_Pos (0U)
  4987. #define CAN_F11R2_FB0_Msk (0x1U << CAN_F11R2_FB0_Pos) /*!< 0x00000001 */
  4988. #define CAN_F11R2_FB0 CAN_F11R2_FB0_Msk /*!<Filter bit 0 */
  4989. #define CAN_F11R2_FB1_Pos (1U)
  4990. #define CAN_F11R2_FB1_Msk (0x1U << CAN_F11R2_FB1_Pos) /*!< 0x00000002 */
  4991. #define CAN_F11R2_FB1 CAN_F11R2_FB1_Msk /*!<Filter bit 1 */
  4992. #define CAN_F11R2_FB2_Pos (2U)
  4993. #define CAN_F11R2_FB2_Msk (0x1U << CAN_F11R2_FB2_Pos) /*!< 0x00000004 */
  4994. #define CAN_F11R2_FB2 CAN_F11R2_FB2_Msk /*!<Filter bit 2 */
  4995. #define CAN_F11R2_FB3_Pos (3U)
  4996. #define CAN_F11R2_FB3_Msk (0x1U << CAN_F11R2_FB3_Pos) /*!< 0x00000008 */
  4997. #define CAN_F11R2_FB3 CAN_F11R2_FB3_Msk /*!<Filter bit 3 */
  4998. #define CAN_F11R2_FB4_Pos (4U)
  4999. #define CAN_F11R2_FB4_Msk (0x1U << CAN_F11R2_FB4_Pos) /*!< 0x00000010 */
  5000. #define CAN_F11R2_FB4 CAN_F11R2_FB4_Msk /*!<Filter bit 4 */
  5001. #define CAN_F11R2_FB5_Pos (5U)
  5002. #define CAN_F11R2_FB5_Msk (0x1U << CAN_F11R2_FB5_Pos) /*!< 0x00000020 */
  5003. #define CAN_F11R2_FB5 CAN_F11R2_FB5_Msk /*!<Filter bit 5 */
  5004. #define CAN_F11R2_FB6_Pos (6U)
  5005. #define CAN_F11R2_FB6_Msk (0x1U << CAN_F11R2_FB6_Pos) /*!< 0x00000040 */
  5006. #define CAN_F11R2_FB6 CAN_F11R2_FB6_Msk /*!<Filter bit 6 */
  5007. #define CAN_F11R2_FB7_Pos (7U)
  5008. #define CAN_F11R2_FB7_Msk (0x1U << CAN_F11R2_FB7_Pos) /*!< 0x00000080 */
  5009. #define CAN_F11R2_FB7 CAN_F11R2_FB7_Msk /*!<Filter bit 7 */
  5010. #define CAN_F11R2_FB8_Pos (8U)
  5011. #define CAN_F11R2_FB8_Msk (0x1U << CAN_F11R2_FB8_Pos) /*!< 0x00000100 */
  5012. #define CAN_F11R2_FB8 CAN_F11R2_FB8_Msk /*!<Filter bit 8 */
  5013. #define CAN_F11R2_FB9_Pos (9U)
  5014. #define CAN_F11R2_FB9_Msk (0x1U << CAN_F11R2_FB9_Pos) /*!< 0x00000200 */
  5015. #define CAN_F11R2_FB9 CAN_F11R2_FB9_Msk /*!<Filter bit 9 */
  5016. #define CAN_F11R2_FB10_Pos (10U)
  5017. #define CAN_F11R2_FB10_Msk (0x1U << CAN_F11R2_FB10_Pos) /*!< 0x00000400 */
  5018. #define CAN_F11R2_FB10 CAN_F11R2_FB10_Msk /*!<Filter bit 10 */
  5019. #define CAN_F11R2_FB11_Pos (11U)
  5020. #define CAN_F11R2_FB11_Msk (0x1U << CAN_F11R2_FB11_Pos) /*!< 0x00000800 */
  5021. #define CAN_F11R2_FB11 CAN_F11R2_FB11_Msk /*!<Filter bit 11 */
  5022. #define CAN_F11R2_FB12_Pos (12U)
  5023. #define CAN_F11R2_FB12_Msk (0x1U << CAN_F11R2_FB12_Pos) /*!< 0x00001000 */
  5024. #define CAN_F11R2_FB12 CAN_F11R2_FB12_Msk /*!<Filter bit 12 */
  5025. #define CAN_F11R2_FB13_Pos (13U)
  5026. #define CAN_F11R2_FB13_Msk (0x1U << CAN_F11R2_FB13_Pos) /*!< 0x00002000 */
  5027. #define CAN_F11R2_FB13 CAN_F11R2_FB13_Msk /*!<Filter bit 13 */
  5028. #define CAN_F11R2_FB14_Pos (14U)
  5029. #define CAN_F11R2_FB14_Msk (0x1U << CAN_F11R2_FB14_Pos) /*!< 0x00004000 */
  5030. #define CAN_F11R2_FB14 CAN_F11R2_FB14_Msk /*!<Filter bit 14 */
  5031. #define CAN_F11R2_FB15_Pos (15U)
  5032. #define CAN_F11R2_FB15_Msk (0x1U << CAN_F11R2_FB15_Pos) /*!< 0x00008000 */
  5033. #define CAN_F11R2_FB15 CAN_F11R2_FB15_Msk /*!<Filter bit 15 */
  5034. #define CAN_F11R2_FB16_Pos (16U)
  5035. #define CAN_F11R2_FB16_Msk (0x1U << CAN_F11R2_FB16_Pos) /*!< 0x00010000 */
  5036. #define CAN_F11R2_FB16 CAN_F11R2_FB16_Msk /*!<Filter bit 16 */
  5037. #define CAN_F11R2_FB17_Pos (17U)
  5038. #define CAN_F11R2_FB17_Msk (0x1U << CAN_F11R2_FB17_Pos) /*!< 0x00020000 */
  5039. #define CAN_F11R2_FB17 CAN_F11R2_FB17_Msk /*!<Filter bit 17 */
  5040. #define CAN_F11R2_FB18_Pos (18U)
  5041. #define CAN_F11R2_FB18_Msk (0x1U << CAN_F11R2_FB18_Pos) /*!< 0x00040000 */
  5042. #define CAN_F11R2_FB18 CAN_F11R2_FB18_Msk /*!<Filter bit 18 */
  5043. #define CAN_F11R2_FB19_Pos (19U)
  5044. #define CAN_F11R2_FB19_Msk (0x1U << CAN_F11R2_FB19_Pos) /*!< 0x00080000 */
  5045. #define CAN_F11R2_FB19 CAN_F11R2_FB19_Msk /*!<Filter bit 19 */
  5046. #define CAN_F11R2_FB20_Pos (20U)
  5047. #define CAN_F11R2_FB20_Msk (0x1U << CAN_F11R2_FB20_Pos) /*!< 0x00100000 */
  5048. #define CAN_F11R2_FB20 CAN_F11R2_FB20_Msk /*!<Filter bit 20 */
  5049. #define CAN_F11R2_FB21_Pos (21U)
  5050. #define CAN_F11R2_FB21_Msk (0x1U << CAN_F11R2_FB21_Pos) /*!< 0x00200000 */
  5051. #define CAN_F11R2_FB21 CAN_F11R2_FB21_Msk /*!<Filter bit 21 */
  5052. #define CAN_F11R2_FB22_Pos (22U)
  5053. #define CAN_F11R2_FB22_Msk (0x1U << CAN_F11R2_FB22_Pos) /*!< 0x00400000 */
  5054. #define CAN_F11R2_FB22 CAN_F11R2_FB22_Msk /*!<Filter bit 22 */
  5055. #define CAN_F11R2_FB23_Pos (23U)
  5056. #define CAN_F11R2_FB23_Msk (0x1U << CAN_F11R2_FB23_Pos) /*!< 0x00800000 */
  5057. #define CAN_F11R2_FB23 CAN_F11R2_FB23_Msk /*!<Filter bit 23 */
  5058. #define CAN_F11R2_FB24_Pos (24U)
  5059. #define CAN_F11R2_FB24_Msk (0x1U << CAN_F11R2_FB24_Pos) /*!< 0x01000000 */
  5060. #define CAN_F11R2_FB24 CAN_F11R2_FB24_Msk /*!<Filter bit 24 */
  5061. #define CAN_F11R2_FB25_Pos (25U)
  5062. #define CAN_F11R2_FB25_Msk (0x1U << CAN_F11R2_FB25_Pos) /*!< 0x02000000 */
  5063. #define CAN_F11R2_FB25 CAN_F11R2_FB25_Msk /*!<Filter bit 25 */
  5064. #define CAN_F11R2_FB26_Pos (26U)
  5065. #define CAN_F11R2_FB26_Msk (0x1U << CAN_F11R2_FB26_Pos) /*!< 0x04000000 */
  5066. #define CAN_F11R2_FB26 CAN_F11R2_FB26_Msk /*!<Filter bit 26 */
  5067. #define CAN_F11R2_FB27_Pos (27U)
  5068. #define CAN_F11R2_FB27_Msk (0x1U << CAN_F11R2_FB27_Pos) /*!< 0x08000000 */
  5069. #define CAN_F11R2_FB27 CAN_F11R2_FB27_Msk /*!<Filter bit 27 */
  5070. #define CAN_F11R2_FB28_Pos (28U)
  5071. #define CAN_F11R2_FB28_Msk (0x1U << CAN_F11R2_FB28_Pos) /*!< 0x10000000 */
  5072. #define CAN_F11R2_FB28 CAN_F11R2_FB28_Msk /*!<Filter bit 28 */
  5073. #define CAN_F11R2_FB29_Pos (29U)
  5074. #define CAN_F11R2_FB29_Msk (0x1U << CAN_F11R2_FB29_Pos) /*!< 0x20000000 */
  5075. #define CAN_F11R2_FB29 CAN_F11R2_FB29_Msk /*!<Filter bit 29 */
  5076. #define CAN_F11R2_FB30_Pos (30U)
  5077. #define CAN_F11R2_FB30_Msk (0x1U << CAN_F11R2_FB30_Pos) /*!< 0x40000000 */
  5078. #define CAN_F11R2_FB30 CAN_F11R2_FB30_Msk /*!<Filter bit 30 */
  5079. #define CAN_F11R2_FB31_Pos (31U)
  5080. #define CAN_F11R2_FB31_Msk (0x1U << CAN_F11R2_FB31_Pos) /*!< 0x80000000 */
  5081. #define CAN_F11R2_FB31 CAN_F11R2_FB31_Msk /*!<Filter bit 31 */
  5082. /******************* Bit definition for CAN_F12R2 register ******************/
  5083. #define CAN_F12R2_FB0_Pos (0U)
  5084. #define CAN_F12R2_FB0_Msk (0x1U << CAN_F12R2_FB0_Pos) /*!< 0x00000001 */
  5085. #define CAN_F12R2_FB0 CAN_F12R2_FB0_Msk /*!<Filter bit 0 */
  5086. #define CAN_F12R2_FB1_Pos (1U)
  5087. #define CAN_F12R2_FB1_Msk (0x1U << CAN_F12R2_FB1_Pos) /*!< 0x00000002 */
  5088. #define CAN_F12R2_FB1 CAN_F12R2_FB1_Msk /*!<Filter bit 1 */
  5089. #define CAN_F12R2_FB2_Pos (2U)
  5090. #define CAN_F12R2_FB2_Msk (0x1U << CAN_F12R2_FB2_Pos) /*!< 0x00000004 */
  5091. #define CAN_F12R2_FB2 CAN_F12R2_FB2_Msk /*!<Filter bit 2 */
  5092. #define CAN_F12R2_FB3_Pos (3U)
  5093. #define CAN_F12R2_FB3_Msk (0x1U << CAN_F12R2_FB3_Pos) /*!< 0x00000008 */
  5094. #define CAN_F12R2_FB3 CAN_F12R2_FB3_Msk /*!<Filter bit 3 */
  5095. #define CAN_F12R2_FB4_Pos (4U)
  5096. #define CAN_F12R2_FB4_Msk (0x1U << CAN_F12R2_FB4_Pos) /*!< 0x00000010 */
  5097. #define CAN_F12R2_FB4 CAN_F12R2_FB4_Msk /*!<Filter bit 4 */
  5098. #define CAN_F12R2_FB5_Pos (5U)
  5099. #define CAN_F12R2_FB5_Msk (0x1U << CAN_F12R2_FB5_Pos) /*!< 0x00000020 */
  5100. #define CAN_F12R2_FB5 CAN_F12R2_FB5_Msk /*!<Filter bit 5 */
  5101. #define CAN_F12R2_FB6_Pos (6U)
  5102. #define CAN_F12R2_FB6_Msk (0x1U << CAN_F12R2_FB6_Pos) /*!< 0x00000040 */
  5103. #define CAN_F12R2_FB6 CAN_F12R2_FB6_Msk /*!<Filter bit 6 */
  5104. #define CAN_F12R2_FB7_Pos (7U)
  5105. #define CAN_F12R2_FB7_Msk (0x1U << CAN_F12R2_FB7_Pos) /*!< 0x00000080 */
  5106. #define CAN_F12R2_FB7 CAN_F12R2_FB7_Msk /*!<Filter bit 7 */
  5107. #define CAN_F12R2_FB8_Pos (8U)
  5108. #define CAN_F12R2_FB8_Msk (0x1U << CAN_F12R2_FB8_Pos) /*!< 0x00000100 */
  5109. #define CAN_F12R2_FB8 CAN_F12R2_FB8_Msk /*!<Filter bit 8 */
  5110. #define CAN_F12R2_FB9_Pos (9U)
  5111. #define CAN_F12R2_FB9_Msk (0x1U << CAN_F12R2_FB9_Pos) /*!< 0x00000200 */
  5112. #define CAN_F12R2_FB9 CAN_F12R2_FB9_Msk /*!<Filter bit 9 */
  5113. #define CAN_F12R2_FB10_Pos (10U)
  5114. #define CAN_F12R2_FB10_Msk (0x1U << CAN_F12R2_FB10_Pos) /*!< 0x00000400 */
  5115. #define CAN_F12R2_FB10 CAN_F12R2_FB10_Msk /*!<Filter bit 10 */
  5116. #define CAN_F12R2_FB11_Pos (11U)
  5117. #define CAN_F12R2_FB11_Msk (0x1U << CAN_F12R2_FB11_Pos) /*!< 0x00000800 */
  5118. #define CAN_F12R2_FB11 CAN_F12R2_FB11_Msk /*!<Filter bit 11 */
  5119. #define CAN_F12R2_FB12_Pos (12U)
  5120. #define CAN_F12R2_FB12_Msk (0x1U << CAN_F12R2_FB12_Pos) /*!< 0x00001000 */
  5121. #define CAN_F12R2_FB12 CAN_F12R2_FB12_Msk /*!<Filter bit 12 */
  5122. #define CAN_F12R2_FB13_Pos (13U)
  5123. #define CAN_F12R2_FB13_Msk (0x1U << CAN_F12R2_FB13_Pos) /*!< 0x00002000 */
  5124. #define CAN_F12R2_FB13 CAN_F12R2_FB13_Msk /*!<Filter bit 13 */
  5125. #define CAN_F12R2_FB14_Pos (14U)
  5126. #define CAN_F12R2_FB14_Msk (0x1U << CAN_F12R2_FB14_Pos) /*!< 0x00004000 */
  5127. #define CAN_F12R2_FB14 CAN_F12R2_FB14_Msk /*!<Filter bit 14 */
  5128. #define CAN_F12R2_FB15_Pos (15U)
  5129. #define CAN_F12R2_FB15_Msk (0x1U << CAN_F12R2_FB15_Pos) /*!< 0x00008000 */
  5130. #define CAN_F12R2_FB15 CAN_F12R2_FB15_Msk /*!<Filter bit 15 */
  5131. #define CAN_F12R2_FB16_Pos (16U)
  5132. #define CAN_F12R2_FB16_Msk (0x1U << CAN_F12R2_FB16_Pos) /*!< 0x00010000 */
  5133. #define CAN_F12R2_FB16 CAN_F12R2_FB16_Msk /*!<Filter bit 16 */
  5134. #define CAN_F12R2_FB17_Pos (17U)
  5135. #define CAN_F12R2_FB17_Msk (0x1U << CAN_F12R2_FB17_Pos) /*!< 0x00020000 */
  5136. #define CAN_F12R2_FB17 CAN_F12R2_FB17_Msk /*!<Filter bit 17 */
  5137. #define CAN_F12R2_FB18_Pos (18U)
  5138. #define CAN_F12R2_FB18_Msk (0x1U << CAN_F12R2_FB18_Pos) /*!< 0x00040000 */
  5139. #define CAN_F12R2_FB18 CAN_F12R2_FB18_Msk /*!<Filter bit 18 */
  5140. #define CAN_F12R2_FB19_Pos (19U)
  5141. #define CAN_F12R2_FB19_Msk (0x1U << CAN_F12R2_FB19_Pos) /*!< 0x00080000 */
  5142. #define CAN_F12R2_FB19 CAN_F12R2_FB19_Msk /*!<Filter bit 19 */
  5143. #define CAN_F12R2_FB20_Pos (20U)
  5144. #define CAN_F12R2_FB20_Msk (0x1U << CAN_F12R2_FB20_Pos) /*!< 0x00100000 */
  5145. #define CAN_F12R2_FB20 CAN_F12R2_FB20_Msk /*!<Filter bit 20 */
  5146. #define CAN_F12R2_FB21_Pos (21U)
  5147. #define CAN_F12R2_FB21_Msk (0x1U << CAN_F12R2_FB21_Pos) /*!< 0x00200000 */
  5148. #define CAN_F12R2_FB21 CAN_F12R2_FB21_Msk /*!<Filter bit 21 */
  5149. #define CAN_F12R2_FB22_Pos (22U)
  5150. #define CAN_F12R2_FB22_Msk (0x1U << CAN_F12R2_FB22_Pos) /*!< 0x00400000 */
  5151. #define CAN_F12R2_FB22 CAN_F12R2_FB22_Msk /*!<Filter bit 22 */
  5152. #define CAN_F12R2_FB23_Pos (23U)
  5153. #define CAN_F12R2_FB23_Msk (0x1U << CAN_F12R2_FB23_Pos) /*!< 0x00800000 */
  5154. #define CAN_F12R2_FB23 CAN_F12R2_FB23_Msk /*!<Filter bit 23 */
  5155. #define CAN_F12R2_FB24_Pos (24U)
  5156. #define CAN_F12R2_FB24_Msk (0x1U << CAN_F12R2_FB24_Pos) /*!< 0x01000000 */
  5157. #define CAN_F12R2_FB24 CAN_F12R2_FB24_Msk /*!<Filter bit 24 */
  5158. #define CAN_F12R2_FB25_Pos (25U)
  5159. #define CAN_F12R2_FB25_Msk (0x1U << CAN_F12R2_FB25_Pos) /*!< 0x02000000 */
  5160. #define CAN_F12R2_FB25 CAN_F12R2_FB25_Msk /*!<Filter bit 25 */
  5161. #define CAN_F12R2_FB26_Pos (26U)
  5162. #define CAN_F12R2_FB26_Msk (0x1U << CAN_F12R2_FB26_Pos) /*!< 0x04000000 */
  5163. #define CAN_F12R2_FB26 CAN_F12R2_FB26_Msk /*!<Filter bit 26 */
  5164. #define CAN_F12R2_FB27_Pos (27U)
  5165. #define CAN_F12R2_FB27_Msk (0x1U << CAN_F12R2_FB27_Pos) /*!< 0x08000000 */
  5166. #define CAN_F12R2_FB27 CAN_F12R2_FB27_Msk /*!<Filter bit 27 */
  5167. #define CAN_F12R2_FB28_Pos (28U)
  5168. #define CAN_F12R2_FB28_Msk (0x1U << CAN_F12R2_FB28_Pos) /*!< 0x10000000 */
  5169. #define CAN_F12R2_FB28 CAN_F12R2_FB28_Msk /*!<Filter bit 28 */
  5170. #define CAN_F12R2_FB29_Pos (29U)
  5171. #define CAN_F12R2_FB29_Msk (0x1U << CAN_F12R2_FB29_Pos) /*!< 0x20000000 */
  5172. #define CAN_F12R2_FB29 CAN_F12R2_FB29_Msk /*!<Filter bit 29 */
  5173. #define CAN_F12R2_FB30_Pos (30U)
  5174. #define CAN_F12R2_FB30_Msk (0x1U << CAN_F12R2_FB30_Pos) /*!< 0x40000000 */
  5175. #define CAN_F12R2_FB30 CAN_F12R2_FB30_Msk /*!<Filter bit 30 */
  5176. #define CAN_F12R2_FB31_Pos (31U)
  5177. #define CAN_F12R2_FB31_Msk (0x1U << CAN_F12R2_FB31_Pos) /*!< 0x80000000 */
  5178. #define CAN_F12R2_FB31 CAN_F12R2_FB31_Msk /*!<Filter bit 31 */
  5179. /******************* Bit definition for CAN_F13R2 register ******************/
  5180. #define CAN_F13R2_FB0_Pos (0U)
  5181. #define CAN_F13R2_FB0_Msk (0x1U << CAN_F13R2_FB0_Pos) /*!< 0x00000001 */
  5182. #define CAN_F13R2_FB0 CAN_F13R2_FB0_Msk /*!<Filter bit 0 */
  5183. #define CAN_F13R2_FB1_Pos (1U)
  5184. #define CAN_F13R2_FB1_Msk (0x1U << CAN_F13R2_FB1_Pos) /*!< 0x00000002 */
  5185. #define CAN_F13R2_FB1 CAN_F13R2_FB1_Msk /*!<Filter bit 1 */
  5186. #define CAN_F13R2_FB2_Pos (2U)
  5187. #define CAN_F13R2_FB2_Msk (0x1U << CAN_F13R2_FB2_Pos) /*!< 0x00000004 */
  5188. #define CAN_F13R2_FB2 CAN_F13R2_FB2_Msk /*!<Filter bit 2 */
  5189. #define CAN_F13R2_FB3_Pos (3U)
  5190. #define CAN_F13R2_FB3_Msk (0x1U << CAN_F13R2_FB3_Pos) /*!< 0x00000008 */
  5191. #define CAN_F13R2_FB3 CAN_F13R2_FB3_Msk /*!<Filter bit 3 */
  5192. #define CAN_F13R2_FB4_Pos (4U)
  5193. #define CAN_F13R2_FB4_Msk (0x1U << CAN_F13R2_FB4_Pos) /*!< 0x00000010 */
  5194. #define CAN_F13R2_FB4 CAN_F13R2_FB4_Msk /*!<Filter bit 4 */
  5195. #define CAN_F13R2_FB5_Pos (5U)
  5196. #define CAN_F13R2_FB5_Msk (0x1U << CAN_F13R2_FB5_Pos) /*!< 0x00000020 */
  5197. #define CAN_F13R2_FB5 CAN_F13R2_FB5_Msk /*!<Filter bit 5 */
  5198. #define CAN_F13R2_FB6_Pos (6U)
  5199. #define CAN_F13R2_FB6_Msk (0x1U << CAN_F13R2_FB6_Pos) /*!< 0x00000040 */
  5200. #define CAN_F13R2_FB6 CAN_F13R2_FB6_Msk /*!<Filter bit 6 */
  5201. #define CAN_F13R2_FB7_Pos (7U)
  5202. #define CAN_F13R2_FB7_Msk (0x1U << CAN_F13R2_FB7_Pos) /*!< 0x00000080 */
  5203. #define CAN_F13R2_FB7 CAN_F13R2_FB7_Msk /*!<Filter bit 7 */
  5204. #define CAN_F13R2_FB8_Pos (8U)
  5205. #define CAN_F13R2_FB8_Msk (0x1U << CAN_F13R2_FB8_Pos) /*!< 0x00000100 */
  5206. #define CAN_F13R2_FB8 CAN_F13R2_FB8_Msk /*!<Filter bit 8 */
  5207. #define CAN_F13R2_FB9_Pos (9U)
  5208. #define CAN_F13R2_FB9_Msk (0x1U << CAN_F13R2_FB9_Pos) /*!< 0x00000200 */
  5209. #define CAN_F13R2_FB9 CAN_F13R2_FB9_Msk /*!<Filter bit 9 */
  5210. #define CAN_F13R2_FB10_Pos (10U)
  5211. #define CAN_F13R2_FB10_Msk (0x1U << CAN_F13R2_FB10_Pos) /*!< 0x00000400 */
  5212. #define CAN_F13R2_FB10 CAN_F13R2_FB10_Msk /*!<Filter bit 10 */
  5213. #define CAN_F13R2_FB11_Pos (11U)
  5214. #define CAN_F13R2_FB11_Msk (0x1U << CAN_F13R2_FB11_Pos) /*!< 0x00000800 */
  5215. #define CAN_F13R2_FB11 CAN_F13R2_FB11_Msk /*!<Filter bit 11 */
  5216. #define CAN_F13R2_FB12_Pos (12U)
  5217. #define CAN_F13R2_FB12_Msk (0x1U << CAN_F13R2_FB12_Pos) /*!< 0x00001000 */
  5218. #define CAN_F13R2_FB12 CAN_F13R2_FB12_Msk /*!<Filter bit 12 */
  5219. #define CAN_F13R2_FB13_Pos (13U)
  5220. #define CAN_F13R2_FB13_Msk (0x1U << CAN_F13R2_FB13_Pos) /*!< 0x00002000 */
  5221. #define CAN_F13R2_FB13 CAN_F13R2_FB13_Msk /*!<Filter bit 13 */
  5222. #define CAN_F13R2_FB14_Pos (14U)
  5223. #define CAN_F13R2_FB14_Msk (0x1U << CAN_F13R2_FB14_Pos) /*!< 0x00004000 */
  5224. #define CAN_F13R2_FB14 CAN_F13R2_FB14_Msk /*!<Filter bit 14 */
  5225. #define CAN_F13R2_FB15_Pos (15U)
  5226. #define CAN_F13R2_FB15_Msk (0x1U << CAN_F13R2_FB15_Pos) /*!< 0x00008000 */
  5227. #define CAN_F13R2_FB15 CAN_F13R2_FB15_Msk /*!<Filter bit 15 */
  5228. #define CAN_F13R2_FB16_Pos (16U)
  5229. #define CAN_F13R2_FB16_Msk (0x1U << CAN_F13R2_FB16_Pos) /*!< 0x00010000 */
  5230. #define CAN_F13R2_FB16 CAN_F13R2_FB16_Msk /*!<Filter bit 16 */
  5231. #define CAN_F13R2_FB17_Pos (17U)
  5232. #define CAN_F13R2_FB17_Msk (0x1U << CAN_F13R2_FB17_Pos) /*!< 0x00020000 */
  5233. #define CAN_F13R2_FB17 CAN_F13R2_FB17_Msk /*!<Filter bit 17 */
  5234. #define CAN_F13R2_FB18_Pos (18U)
  5235. #define CAN_F13R2_FB18_Msk (0x1U << CAN_F13R2_FB18_Pos) /*!< 0x00040000 */
  5236. #define CAN_F13R2_FB18 CAN_F13R2_FB18_Msk /*!<Filter bit 18 */
  5237. #define CAN_F13R2_FB19_Pos (19U)
  5238. #define CAN_F13R2_FB19_Msk (0x1U << CAN_F13R2_FB19_Pos) /*!< 0x00080000 */
  5239. #define CAN_F13R2_FB19 CAN_F13R2_FB19_Msk /*!<Filter bit 19 */
  5240. #define CAN_F13R2_FB20_Pos (20U)
  5241. #define CAN_F13R2_FB20_Msk (0x1U << CAN_F13R2_FB20_Pos) /*!< 0x00100000 */
  5242. #define CAN_F13R2_FB20 CAN_F13R2_FB20_Msk /*!<Filter bit 20 */
  5243. #define CAN_F13R2_FB21_Pos (21U)
  5244. #define CAN_F13R2_FB21_Msk (0x1U << CAN_F13R2_FB21_Pos) /*!< 0x00200000 */
  5245. #define CAN_F13R2_FB21 CAN_F13R2_FB21_Msk /*!<Filter bit 21 */
  5246. #define CAN_F13R2_FB22_Pos (22U)
  5247. #define CAN_F13R2_FB22_Msk (0x1U << CAN_F13R2_FB22_Pos) /*!< 0x00400000 */
  5248. #define CAN_F13R2_FB22 CAN_F13R2_FB22_Msk /*!<Filter bit 22 */
  5249. #define CAN_F13R2_FB23_Pos (23U)
  5250. #define CAN_F13R2_FB23_Msk (0x1U << CAN_F13R2_FB23_Pos) /*!< 0x00800000 */
  5251. #define CAN_F13R2_FB23 CAN_F13R2_FB23_Msk /*!<Filter bit 23 */
  5252. #define CAN_F13R2_FB24_Pos (24U)
  5253. #define CAN_F13R2_FB24_Msk (0x1U << CAN_F13R2_FB24_Pos) /*!< 0x01000000 */
  5254. #define CAN_F13R2_FB24 CAN_F13R2_FB24_Msk /*!<Filter bit 24 */
  5255. #define CAN_F13R2_FB25_Pos (25U)
  5256. #define CAN_F13R2_FB25_Msk (0x1U << CAN_F13R2_FB25_Pos) /*!< 0x02000000 */
  5257. #define CAN_F13R2_FB25 CAN_F13R2_FB25_Msk /*!<Filter bit 25 */
  5258. #define CAN_F13R2_FB26_Pos (26U)
  5259. #define CAN_F13R2_FB26_Msk (0x1U << CAN_F13R2_FB26_Pos) /*!< 0x04000000 */
  5260. #define CAN_F13R2_FB26 CAN_F13R2_FB26_Msk /*!<Filter bit 26 */
  5261. #define CAN_F13R2_FB27_Pos (27U)
  5262. #define CAN_F13R2_FB27_Msk (0x1U << CAN_F13R2_FB27_Pos) /*!< 0x08000000 */
  5263. #define CAN_F13R2_FB27 CAN_F13R2_FB27_Msk /*!<Filter bit 27 */
  5264. #define CAN_F13R2_FB28_Pos (28U)
  5265. #define CAN_F13R2_FB28_Msk (0x1U << CAN_F13R2_FB28_Pos) /*!< 0x10000000 */
  5266. #define CAN_F13R2_FB28 CAN_F13R2_FB28_Msk /*!<Filter bit 28 */
  5267. #define CAN_F13R2_FB29_Pos (29U)
  5268. #define CAN_F13R2_FB29_Msk (0x1U << CAN_F13R2_FB29_Pos) /*!< 0x20000000 */
  5269. #define CAN_F13R2_FB29 CAN_F13R2_FB29_Msk /*!<Filter bit 29 */
  5270. #define CAN_F13R2_FB30_Pos (30U)
  5271. #define CAN_F13R2_FB30_Msk (0x1U << CAN_F13R2_FB30_Pos) /*!< 0x40000000 */
  5272. #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!<Filter bit 30 */
  5273. #define CAN_F13R2_FB31_Pos (31U)
  5274. #define CAN_F13R2_FB31_Msk (0x1U << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */
  5275. #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!<Filter bit 31 */
  5276. /******************************************************************************/
  5277. /* */
  5278. /* HDMI-CEC (CEC) */
  5279. /* */
  5280. /******************************************************************************/
  5281. /******************* Bit definition for CEC_CR register *********************/
  5282. #define CEC_CR_CECEN_Pos (0U)
  5283. #define CEC_CR_CECEN_Msk (0x1U << CEC_CR_CECEN_Pos) /*!< 0x00000001 */
  5284. #define CEC_CR_CECEN CEC_CR_CECEN_Msk /*!< CEC Enable */
  5285. #define CEC_CR_TXSOM_Pos (1U)
  5286. #define CEC_CR_TXSOM_Msk (0x1U << CEC_CR_TXSOM_Pos) /*!< 0x00000002 */
  5287. #define CEC_CR_TXSOM CEC_CR_TXSOM_Msk /*!< CEC Tx Start Of Message */
  5288. #define CEC_CR_TXEOM_Pos (2U)
  5289. #define CEC_CR_TXEOM_Msk (0x1U << CEC_CR_TXEOM_Pos) /*!< 0x00000004 */
  5290. #define CEC_CR_TXEOM CEC_CR_TXEOM_Msk /*!< CEC Tx End Of Message */
  5291. /******************* Bit definition for CEC_CFGR register *******************/
  5292. #define CEC_CFGR_SFT_Pos (0U)
  5293. #define CEC_CFGR_SFT_Msk (0x7U << CEC_CFGR_SFT_Pos) /*!< 0x00000007 */
  5294. #define CEC_CFGR_SFT CEC_CFGR_SFT_Msk /*!< CEC Signal Free Time */
  5295. #define CEC_CFGR_RXTOL_Pos (3U)
  5296. #define CEC_CFGR_RXTOL_Msk (0x1U << CEC_CFGR_RXTOL_Pos) /*!< 0x00000008 */
  5297. #define CEC_CFGR_RXTOL CEC_CFGR_RXTOL_Msk /*!< CEC Tolerance */
  5298. #define CEC_CFGR_BRESTP_Pos (4U)
  5299. #define CEC_CFGR_BRESTP_Msk (0x1U << CEC_CFGR_BRESTP_Pos) /*!< 0x00000010 */
  5300. #define CEC_CFGR_BRESTP CEC_CFGR_BRESTP_Msk /*!< CEC Rx Stop */
  5301. #define CEC_CFGR_BREGEN_Pos (5U)
  5302. #define CEC_CFGR_BREGEN_Msk (0x1U << CEC_CFGR_BREGEN_Pos) /*!< 0x00000020 */
  5303. #define CEC_CFGR_BREGEN CEC_CFGR_BREGEN_Msk /*!< CEC Bit Rising Error generation */
  5304. #define CEC_CFGR_LBPEGEN_Pos (6U)
  5305. #define CEC_CFGR_LBPEGEN_Msk (0x1U << CEC_CFGR_LBPEGEN_Pos) /*!< 0x00000040 */
  5306. #define CEC_CFGR_LBPEGEN CEC_CFGR_LBPEGEN_Msk /*!< CEC Long Period Error generation */
  5307. #define CEC_CFGR_BRDNOGEN_Pos (7U)
  5308. #define CEC_CFGR_BRDNOGEN_Msk (0x1U << CEC_CFGR_BRDNOGEN_Pos) /*!< 0x00000080 */
  5309. #define CEC_CFGR_BRDNOGEN CEC_CFGR_BRDNOGEN_Msk /*!< CEC Broadcast no Error generation */
  5310. #define CEC_CFGR_SFTOPT_Pos (8U)
  5311. #define CEC_CFGR_SFTOPT_Msk (0x1U << CEC_CFGR_SFTOPT_Pos) /*!< 0x00000100 */
  5312. #define CEC_CFGR_SFTOPT CEC_CFGR_SFTOPT_Msk /*!< CEC Signal Free Time optional */
  5313. #define CEC_CFGR_OAR_Pos (16U)
  5314. #define CEC_CFGR_OAR_Msk (0x7FFFU << CEC_CFGR_OAR_Pos) /*!< 0x7FFF0000 */
  5315. #define CEC_CFGR_OAR CEC_CFGR_OAR_Msk /*!< CEC Own Address */
  5316. #define CEC_CFGR_LSTN_Pos (31U)
  5317. #define CEC_CFGR_LSTN_Msk (0x1U << CEC_CFGR_LSTN_Pos) /*!< 0x80000000 */
  5318. #define CEC_CFGR_LSTN CEC_CFGR_LSTN_Msk /*!< CEC Listen mode */
  5319. /******************* Bit definition for CEC_TXDR register *******************/
  5320. #define CEC_TXDR_TXD_Pos (0U)
  5321. #define CEC_TXDR_TXD_Msk (0xFFU << CEC_TXDR_TXD_Pos) /*!< 0x000000FF */
  5322. #define CEC_TXDR_TXD CEC_TXDR_TXD_Msk /*!< CEC Tx Data */
  5323. /******************* Bit definition for CEC_RXDR register *******************/
  5324. #define CEC_TXDR_RXD_Pos (0U)
  5325. #define CEC_TXDR_RXD_Msk (0xFFU << CEC_TXDR_RXD_Pos) /*!< 0x000000FF */
  5326. #define CEC_TXDR_RXD CEC_TXDR_RXD_Msk /*!< CEC Rx Data */
  5327. /******************* Bit definition for CEC_ISR register ********************/
  5328. #define CEC_ISR_RXBR_Pos (0U)
  5329. #define CEC_ISR_RXBR_Msk (0x1U << CEC_ISR_RXBR_Pos) /*!< 0x00000001 */
  5330. #define CEC_ISR_RXBR CEC_ISR_RXBR_Msk /*!< CEC Rx-Byte Received */
  5331. #define CEC_ISR_RXEND_Pos (1U)
  5332. #define CEC_ISR_RXEND_Msk (0x1U << CEC_ISR_RXEND_Pos) /*!< 0x00000002 */
  5333. #define CEC_ISR_RXEND CEC_ISR_RXEND_Msk /*!< CEC End Of Reception */
  5334. #define CEC_ISR_RXOVR_Pos (2U)
  5335. #define CEC_ISR_RXOVR_Msk (0x1U << CEC_ISR_RXOVR_Pos) /*!< 0x00000004 */
  5336. #define CEC_ISR_RXOVR CEC_ISR_RXOVR_Msk /*!< CEC Rx-Overrun */
  5337. #define CEC_ISR_BRE_Pos (3U)
  5338. #define CEC_ISR_BRE_Msk (0x1U << CEC_ISR_BRE_Pos) /*!< 0x00000008 */
  5339. #define CEC_ISR_BRE CEC_ISR_BRE_Msk /*!< CEC Rx Bit Rising Error */
  5340. #define CEC_ISR_SBPE_Pos (4U)
  5341. #define CEC_ISR_SBPE_Msk (0x1U << CEC_ISR_SBPE_Pos) /*!< 0x00000010 */
  5342. #define CEC_ISR_SBPE CEC_ISR_SBPE_Msk /*!< CEC Rx Short Bit period Error */
  5343. #define CEC_ISR_LBPE_Pos (5U)
  5344. #define CEC_ISR_LBPE_Msk (0x1U << CEC_ISR_LBPE_Pos) /*!< 0x00000020 */
  5345. #define CEC_ISR_LBPE CEC_ISR_LBPE_Msk /*!< CEC Rx Long Bit period Error */
  5346. #define CEC_ISR_RXACKE_Pos (6U)
  5347. #define CEC_ISR_RXACKE_Msk (0x1U << CEC_ISR_RXACKE_Pos) /*!< 0x00000040 */
  5348. #define CEC_ISR_RXACKE CEC_ISR_RXACKE_Msk /*!< CEC Rx Missing Acknowledge */
  5349. #define CEC_ISR_ARBLST_Pos (7U)
  5350. #define CEC_ISR_ARBLST_Msk (0x1U << CEC_ISR_ARBLST_Pos) /*!< 0x00000080 */
  5351. #define CEC_ISR_ARBLST CEC_ISR_ARBLST_Msk /*!< CEC Arbitration Lost */
  5352. #define CEC_ISR_TXBR_Pos (8U)
  5353. #define CEC_ISR_TXBR_Msk (0x1U << CEC_ISR_TXBR_Pos) /*!< 0x00000100 */
  5354. #define CEC_ISR_TXBR CEC_ISR_TXBR_Msk /*!< CEC Tx Byte Request */
  5355. #define CEC_ISR_TXEND_Pos (9U)
  5356. #define CEC_ISR_TXEND_Msk (0x1U << CEC_ISR_TXEND_Pos) /*!< 0x00000200 */
  5357. #define CEC_ISR_TXEND CEC_ISR_TXEND_Msk /*!< CEC End of Transmission */
  5358. #define CEC_ISR_TXUDR_Pos (10U)
  5359. #define CEC_ISR_TXUDR_Msk (0x1U << CEC_ISR_TXUDR_Pos) /*!< 0x00000400 */
  5360. #define CEC_ISR_TXUDR CEC_ISR_TXUDR_Msk /*!< CEC Tx-Buffer Underrun */
  5361. #define CEC_ISR_TXERR_Pos (11U)
  5362. #define CEC_ISR_TXERR_Msk (0x1U << CEC_ISR_TXERR_Pos) /*!< 0x00000800 */
  5363. #define CEC_ISR_TXERR CEC_ISR_TXERR_Msk /*!< CEC Tx-Error */
  5364. #define CEC_ISR_TXACKE_Pos (12U)
  5365. #define CEC_ISR_TXACKE_Msk (0x1U << CEC_ISR_TXACKE_Pos) /*!< 0x00001000 */
  5366. #define CEC_ISR_TXACKE CEC_ISR_TXACKE_Msk /*!< CEC Tx Missing Acknowledge */
  5367. /******************* Bit definition for CEC_IER register ********************/
  5368. #define CEC_IER_RXBRIE_Pos (0U)
  5369. #define CEC_IER_RXBRIE_Msk (0x1U << CEC_IER_RXBRIE_Pos) /*!< 0x00000001 */
  5370. #define CEC_IER_RXBRIE CEC_IER_RXBRIE_Msk /*!< CEC Rx-Byte Received IT Enable */
  5371. #define CEC_IER_RXENDIE_Pos (1U)
  5372. #define CEC_IER_RXENDIE_Msk (0x1U << CEC_IER_RXENDIE_Pos) /*!< 0x00000002 */
  5373. #define CEC_IER_RXENDIE CEC_IER_RXENDIE_Msk /*!< CEC End Of Reception IT Enable */
  5374. #define CEC_IER_RXOVRIE_Pos (2U)
  5375. #define CEC_IER_RXOVRIE_Msk (0x1U << CEC_IER_RXOVRIE_Pos) /*!< 0x00000004 */
  5376. #define CEC_IER_RXOVRIE CEC_IER_RXOVRIE_Msk /*!< CEC Rx-Overrun IT Enable */
  5377. #define CEC_IER_BREIE_Pos (3U)
  5378. #define CEC_IER_BREIE_Msk (0x1U << CEC_IER_BREIE_Pos) /*!< 0x00000008 */
  5379. #define CEC_IER_BREIE CEC_IER_BREIE_Msk /*!< CEC Rx Bit Rising Error IT Enable */
  5380. #define CEC_IER_SBPEIE_Pos (4U)
  5381. #define CEC_IER_SBPEIE_Msk (0x1U << CEC_IER_SBPEIE_Pos) /*!< 0x00000010 */
  5382. #define CEC_IER_SBPEIE CEC_IER_SBPEIE_Msk /*!< CEC Rx Short Bit period Error IT Enable*/
  5383. #define CEC_IER_LBPEIE_Pos (5U)
  5384. #define CEC_IER_LBPEIE_Msk (0x1U << CEC_IER_LBPEIE_Pos) /*!< 0x00000020 */
  5385. #define CEC_IER_LBPEIE CEC_IER_LBPEIE_Msk /*!< CEC Rx Long Bit period Error IT Enable */
  5386. #define CEC_IER_RXACKEIE_Pos (6U)
  5387. #define CEC_IER_RXACKEIE_Msk (0x1U << CEC_IER_RXACKEIE_Pos) /*!< 0x00000040 */
  5388. #define CEC_IER_RXACKEIE CEC_IER_RXACKEIE_Msk /*!< CEC Rx Missing Acknowledge IT Enable */
  5389. #define CEC_IER_ARBLSTIE_Pos (7U)
  5390. #define CEC_IER_ARBLSTIE_Msk (0x1U << CEC_IER_ARBLSTIE_Pos) /*!< 0x00000080 */
  5391. #define CEC_IER_ARBLSTIE CEC_IER_ARBLSTIE_Msk /*!< CEC Arbitration Lost IT Enable */
  5392. #define CEC_IER_TXBRIE_Pos (8U)
  5393. #define CEC_IER_TXBRIE_Msk (0x1U << CEC_IER_TXBRIE_Pos) /*!< 0x00000100 */
  5394. #define CEC_IER_TXBRIE CEC_IER_TXBRIE_Msk /*!< CEC Tx Byte Request IT Enable */
  5395. #define CEC_IER_TXENDIE_Pos (9U)
  5396. #define CEC_IER_TXENDIE_Msk (0x1U << CEC_IER_TXENDIE_Pos) /*!< 0x00000200 */
  5397. #define CEC_IER_TXENDIE CEC_IER_TXENDIE_Msk /*!< CEC End of Transmission IT Enable */
  5398. #define CEC_IER_TXUDRIE_Pos (10U)
  5399. #define CEC_IER_TXUDRIE_Msk (0x1U << CEC_IER_TXUDRIE_Pos) /*!< 0x00000400 */
  5400. #define CEC_IER_TXUDRIE CEC_IER_TXUDRIE_Msk /*!< CEC Tx-Buffer Underrun IT Enable */
  5401. #define CEC_IER_TXERRIE_Pos (11U)
  5402. #define CEC_IER_TXERRIE_Msk (0x1U << CEC_IER_TXERRIE_Pos) /*!< 0x00000800 */
  5403. #define CEC_IER_TXERRIE CEC_IER_TXERRIE_Msk /*!< CEC Tx-Error IT Enable */
  5404. #define CEC_IER_TXACKEIE_Pos (12U)
  5405. #define CEC_IER_TXACKEIE_Msk (0x1U << CEC_IER_TXACKEIE_Pos) /*!< 0x00001000 */
  5406. #define CEC_IER_TXACKEIE CEC_IER_TXACKEIE_Msk /*!< CEC Tx Missing Acknowledge IT Enable */
  5407. /******************************************************************************/
  5408. /* */
  5409. /* CRC calculation unit */
  5410. /* */
  5411. /******************************************************************************/
  5412. /******************* Bit definition for CRC_DR register *********************/
  5413. #define CRC_DR_DR_Pos (0U)
  5414. #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  5415. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  5416. /******************* Bit definition for CRC_IDR register ********************/
  5417. #define CRC_IDR_IDR_Pos (0U)
  5418. #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
  5419. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
  5420. /******************** Bit definition for CRC_CR register ********************/
  5421. #define CRC_CR_RESET_Pos (0U)
  5422. #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  5423. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  5424. #define CRC_CR_POLYSIZE_Pos (3U)
  5425. #define CRC_CR_POLYSIZE_Msk (0x3U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  5426. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  5427. #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  5428. #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  5429. #define CRC_CR_REV_IN_Pos (5U)
  5430. #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  5431. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  5432. #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  5433. #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  5434. #define CRC_CR_REV_OUT_Pos (7U)
  5435. #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  5436. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  5437. /******************* Bit definition for CRC_INIT register *******************/
  5438. #define CRC_INIT_INIT_Pos (0U)
  5439. #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  5440. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  5441. /******************* Bit definition for CRC_POL register ********************/
  5442. #define CRC_POL_POL_Pos (0U)
  5443. #define CRC_POL_POL_Msk (0xFFFFFFFFU << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  5444. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  5445. /******************************************************************************/
  5446. /* */
  5447. /* Digital to Analog Converter */
  5448. /* */
  5449. /******************************************************************************/
  5450. /******************** Bit definition for DAC_CR register ********************/
  5451. #define DAC_CR_EN1_Pos (0U)
  5452. #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  5453. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */
  5454. #define DAC_CR_BOFF1_Pos (1U)
  5455. #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */
  5456. #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!<DAC channel1 output buffer disable */
  5457. #define DAC_CR_TEN1_Pos (2U)
  5458. #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
  5459. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */
  5460. #define DAC_CR_TSEL1_Pos (3U)
  5461. #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
  5462. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
  5463. #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  5464. #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  5465. #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  5466. #define DAC_CR_WAVE1_Pos (6U)
  5467. #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  5468. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enablEU) */
  5469. #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  5470. #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  5471. #define DAC_CR_MAMP1_Pos (8U)
  5472. #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  5473. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  5474. #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  5475. #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  5476. #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  5477. #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  5478. #define DAC_CR_DMAEN1_Pos (12U)
  5479. #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  5480. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */
  5481. #define DAC_CR_DMAUDRIE1_Pos (13U)
  5482. #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  5483. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel1 DMA underrun interrupt enable */
  5484. #define DAC_CR_EN2_Pos (16U)
  5485. #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  5486. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */
  5487. #define DAC_CR_BOFF2_Pos (17U)
  5488. #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */
  5489. #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!<DAC channel2 output buffer disable */
  5490. #define DAC_CR_TEN2_Pos (18U)
  5491. #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */
  5492. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */
  5493. #define DAC_CR_TSEL2_Pos (19U)
  5494. #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */
  5495. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
  5496. #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  5497. #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  5498. #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  5499. #define DAC_CR_WAVE2_Pos (22U)
  5500. #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  5501. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  5502. #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  5503. #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  5504. #define DAC_CR_MAMP2_Pos (24U)
  5505. #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  5506. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  5507. #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  5508. #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  5509. #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  5510. #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  5511. #define DAC_CR_DMAEN2_Pos (28U)
  5512. #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  5513. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enable */
  5514. #define DAC_CR_DMAUDRIE2_Pos (29U)
  5515. #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
  5516. #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable */
  5517. /***************** Bit definition for DAC_SWTRIGR register ******************/
  5518. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  5519. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  5520. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */
  5521. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  5522. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  5523. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */
  5524. /***************** Bit definition for DAC_DHR12R1 register ******************/
  5525. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  5526. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  5527. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  5528. /***************** Bit definition for DAC_DHR12L1 register ******************/
  5529. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  5530. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  5531. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  5532. /****************** Bit definition for DAC_DHR8R1 register ******************/
  5533. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  5534. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  5535. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  5536. /***************** Bit definition for DAC_DHR12R2 register ******************/
  5537. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  5538. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  5539. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  5540. /***************** Bit definition for DAC_DHR12L2 register ******************/
  5541. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  5542. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  5543. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  5544. /****************** Bit definition for DAC_DHR8R2 register ******************/
  5545. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  5546. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  5547. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  5548. /***************** Bit definition for DAC_DHR12RD register ******************/
  5549. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  5550. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  5551. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
  5552. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  5553. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  5554. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
  5555. /***************** Bit definition for DAC_DHR12LD register ******************/
  5556. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  5557. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  5558. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
  5559. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  5560. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  5561. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
  5562. /****************** Bit definition for DAC_DHR8RD register ******************/
  5563. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  5564. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  5565. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
  5566. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  5567. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  5568. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
  5569. /******************* Bit definition for DAC_DOR1 register *******************/
  5570. #define DAC_DOR1_DACC1DOR_Pos (0U)
  5571. #define DAC_DOR1_DACC1DOR_Msk (0xFFFU << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  5572. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */
  5573. /******************* Bit definition for DAC_DOR2 register *******************/
  5574. #define DAC_DOR2_DACC2DOR_Pos (0U)
  5575. #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  5576. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */
  5577. /******************** Bit definition for DAC_SR register ********************/
  5578. #define DAC_SR_DMAUDR1_Pos (13U)
  5579. #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  5580. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */
  5581. #define DAC_SR_DMAUDR2_Pos (29U)
  5582. #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  5583. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */
  5584. /******************************************************************************/
  5585. /* */
  5586. /* Debug MCU */
  5587. /* */
  5588. /******************************************************************************/
  5589. /******************************************************************************/
  5590. /* */
  5591. /* DCMI */
  5592. /* */
  5593. /******************************************************************************/
  5594. /******************** Bits definition for DCMI_CR register ******************/
  5595. #define DCMI_CR_CAPTURE_Pos (0U)
  5596. #define DCMI_CR_CAPTURE_Msk (0x1U << DCMI_CR_CAPTURE_Pos) /*!< 0x00000001 */
  5597. #define DCMI_CR_CAPTURE DCMI_CR_CAPTURE_Msk
  5598. #define DCMI_CR_CM_Pos (1U)
  5599. #define DCMI_CR_CM_Msk (0x1U << DCMI_CR_CM_Pos) /*!< 0x00000002 */
  5600. #define DCMI_CR_CM DCMI_CR_CM_Msk
  5601. #define DCMI_CR_CROP_Pos (2U)
  5602. #define DCMI_CR_CROP_Msk (0x1U << DCMI_CR_CROP_Pos) /*!< 0x00000004 */
  5603. #define DCMI_CR_CROP DCMI_CR_CROP_Msk
  5604. #define DCMI_CR_JPEG_Pos (3U)
  5605. #define DCMI_CR_JPEG_Msk (0x1U << DCMI_CR_JPEG_Pos) /*!< 0x00000008 */
  5606. #define DCMI_CR_JPEG DCMI_CR_JPEG_Msk
  5607. #define DCMI_CR_ESS_Pos (4U)
  5608. #define DCMI_CR_ESS_Msk (0x1U << DCMI_CR_ESS_Pos) /*!< 0x00000010 */
  5609. #define DCMI_CR_ESS DCMI_CR_ESS_Msk
  5610. #define DCMI_CR_PCKPOL_Pos (5U)
  5611. #define DCMI_CR_PCKPOL_Msk (0x1U << DCMI_CR_PCKPOL_Pos) /*!< 0x00000020 */
  5612. #define DCMI_CR_PCKPOL DCMI_CR_PCKPOL_Msk
  5613. #define DCMI_CR_HSPOL_Pos (6U)
  5614. #define DCMI_CR_HSPOL_Msk (0x1U << DCMI_CR_HSPOL_Pos) /*!< 0x00000040 */
  5615. #define DCMI_CR_HSPOL DCMI_CR_HSPOL_Msk
  5616. #define DCMI_CR_VSPOL_Pos (7U)
  5617. #define DCMI_CR_VSPOL_Msk (0x1U << DCMI_CR_VSPOL_Pos) /*!< 0x00000080 */
  5618. #define DCMI_CR_VSPOL DCMI_CR_VSPOL_Msk
  5619. #define DCMI_CR_FCRC_0 0x00000100U
  5620. #define DCMI_CR_FCRC_1 0x00000200U
  5621. #define DCMI_CR_EDM_0 0x00000400U
  5622. #define DCMI_CR_EDM_1 0x00000800U
  5623. #define DCMI_CR_CRE_Pos (12U)
  5624. #define DCMI_CR_CRE_Msk (0x1U << DCMI_CR_CRE_Pos) /*!< 0x00001000 */
  5625. #define DCMI_CR_CRE DCMI_CR_CRE_Msk
  5626. #define DCMI_CR_ENABLE_Pos (14U)
  5627. #define DCMI_CR_ENABLE_Msk (0x1U << DCMI_CR_ENABLE_Pos) /*!< 0x00004000 */
  5628. #define DCMI_CR_ENABLE DCMI_CR_ENABLE_Msk
  5629. #define DCMI_CR_BSM_Pos (16U)
  5630. #define DCMI_CR_BSM_Msk (0x3U << DCMI_CR_BSM_Pos) /*!< 0x00030000 */
  5631. #define DCMI_CR_BSM DCMI_CR_BSM_Msk
  5632. #define DCMI_CR_BSM_0 (0x1U << DCMI_CR_BSM_Pos) /*!< 0x00010000 */
  5633. #define DCMI_CR_BSM_1 (0x2U << DCMI_CR_BSM_Pos) /*!< 0x00020000 */
  5634. #define DCMI_CR_OEBS_Pos (18U)
  5635. #define DCMI_CR_OEBS_Msk (0x1U << DCMI_CR_OEBS_Pos) /*!< 0x00040000 */
  5636. #define DCMI_CR_OEBS DCMI_CR_OEBS_Msk
  5637. #define DCMI_CR_LSM_Pos (19U)
  5638. #define DCMI_CR_LSM_Msk (0x1U << DCMI_CR_LSM_Pos) /*!< 0x00080000 */
  5639. #define DCMI_CR_LSM DCMI_CR_LSM_Msk
  5640. #define DCMI_CR_OELS_Pos (20U)
  5641. #define DCMI_CR_OELS_Msk (0x1U << DCMI_CR_OELS_Pos) /*!< 0x00100000 */
  5642. #define DCMI_CR_OELS DCMI_CR_OELS_Msk
  5643. /******************** Bits definition for DCMI_SR register ******************/
  5644. #define DCMI_SR_HSYNC_Pos (0U)
  5645. #define DCMI_SR_HSYNC_Msk (0x1U << DCMI_SR_HSYNC_Pos) /*!< 0x00000001 */
  5646. #define DCMI_SR_HSYNC DCMI_SR_HSYNC_Msk
  5647. #define DCMI_SR_VSYNC_Pos (1U)
  5648. #define DCMI_SR_VSYNC_Msk (0x1U << DCMI_SR_VSYNC_Pos) /*!< 0x00000002 */
  5649. #define DCMI_SR_VSYNC DCMI_SR_VSYNC_Msk
  5650. #define DCMI_SR_FNE_Pos (2U)
  5651. #define DCMI_SR_FNE_Msk (0x1U << DCMI_SR_FNE_Pos) /*!< 0x00000004 */
  5652. #define DCMI_SR_FNE DCMI_SR_FNE_Msk
  5653. /******************** Bits definition for DCMI_RIS register ****************/
  5654. #define DCMI_RIS_FRAME_RIS_Pos (0U)
  5655. #define DCMI_RIS_FRAME_RIS_Msk (0x1U << DCMI_RIS_FRAME_RIS_Pos) /*!< 0x00000001 */
  5656. #define DCMI_RIS_FRAME_RIS DCMI_RIS_FRAME_RIS_Msk
  5657. #define DCMI_RIS_OVR_RIS_Pos (1U)
  5658. #define DCMI_RIS_OVR_RIS_Msk (0x1U << DCMI_RIS_OVR_RIS_Pos) /*!< 0x00000002 */
  5659. #define DCMI_RIS_OVR_RIS DCMI_RIS_OVR_RIS_Msk
  5660. #define DCMI_RIS_ERR_RIS_Pos (2U)
  5661. #define DCMI_RIS_ERR_RIS_Msk (0x1U << DCMI_RIS_ERR_RIS_Pos) /*!< 0x00000004 */
  5662. #define DCMI_RIS_ERR_RIS DCMI_RIS_ERR_RIS_Msk
  5663. #define DCMI_RIS_VSYNC_RIS_Pos (3U)
  5664. #define DCMI_RIS_VSYNC_RIS_Msk (0x1U << DCMI_RIS_VSYNC_RIS_Pos) /*!< 0x00000008 */
  5665. #define DCMI_RIS_VSYNC_RIS DCMI_RIS_VSYNC_RIS_Msk
  5666. #define DCMI_RIS_LINE_RIS_Pos (4U)
  5667. #define DCMI_RIS_LINE_RIS_Msk (0x1U << DCMI_RIS_LINE_RIS_Pos) /*!< 0x00000010 */
  5668. #define DCMI_RIS_LINE_RIS DCMI_RIS_LINE_RIS_Msk
  5669. /* Legacy defines */
  5670. #define DCMI_RISR_FRAME_RIS DCMI_RIS_FRAME_RIS
  5671. #define DCMI_RISR_OVF_RIS DCMI_RIS_OVR_RIS
  5672. #define DCMI_RISR_ERR_RIS DCMI_RIS_ERR_RIS
  5673. #define DCMI_RISR_VSYNC_RIS DCMI_RIS_VSYNC_RIS
  5674. #define DCMI_RISR_LINE_RIS DCMI_RIS_LINE_RIS
  5675. /******************** Bits definition for DCMI_IER register *****************/
  5676. #define DCMI_IER_FRAME_IE_Pos (0U)
  5677. #define DCMI_IER_FRAME_IE_Msk (0x1U << DCMI_IER_FRAME_IE_Pos) /*!< 0x00000001 */
  5678. #define DCMI_IER_FRAME_IE DCMI_IER_FRAME_IE_Msk
  5679. #define DCMI_IER_OVR_IE_Pos (1U)
  5680. #define DCMI_IER_OVR_IE_Msk (0x1U << DCMI_IER_OVR_IE_Pos) /*!< 0x00000002 */
  5681. #define DCMI_IER_OVR_IE DCMI_IER_OVR_IE_Msk
  5682. #define DCMI_IER_ERR_IE_Pos (2U)
  5683. #define DCMI_IER_ERR_IE_Msk (0x1U << DCMI_IER_ERR_IE_Pos) /*!< 0x00000004 */
  5684. #define DCMI_IER_ERR_IE DCMI_IER_ERR_IE_Msk
  5685. #define DCMI_IER_VSYNC_IE_Pos (3U)
  5686. #define DCMI_IER_VSYNC_IE_Msk (0x1U << DCMI_IER_VSYNC_IE_Pos) /*!< 0x00000008 */
  5687. #define DCMI_IER_VSYNC_IE DCMI_IER_VSYNC_IE_Msk
  5688. #define DCMI_IER_LINE_IE_Pos (4U)
  5689. #define DCMI_IER_LINE_IE_Msk (0x1U << DCMI_IER_LINE_IE_Pos) /*!< 0x00000010 */
  5690. #define DCMI_IER_LINE_IE DCMI_IER_LINE_IE_Msk
  5691. /* Legacy define */
  5692. #define DCMI_IER_OVF_IE DCMI_IER_OVR_IE
  5693. /******************** Bits definition for DCMI_MIS register *****************/
  5694. #define DCMI_MIS_FRAME_MIS_Pos (0U)
  5695. #define DCMI_MIS_FRAME_MIS_Msk (0x1U << DCMI_MIS_FRAME_MIS_Pos) /*!< 0x00000001 */
  5696. #define DCMI_MIS_FRAME_MIS DCMI_MIS_FRAME_MIS_Msk
  5697. #define DCMI_MIS_OVR_MIS_Pos (1U)
  5698. #define DCMI_MIS_OVR_MIS_Msk (0x1U << DCMI_MIS_OVR_MIS_Pos) /*!< 0x00000002 */
  5699. #define DCMI_MIS_OVR_MIS DCMI_MIS_OVR_MIS_Msk
  5700. #define DCMI_MIS_ERR_MIS_Pos (2U)
  5701. #define DCMI_MIS_ERR_MIS_Msk (0x1U << DCMI_MIS_ERR_MIS_Pos) /*!< 0x00000004 */
  5702. #define DCMI_MIS_ERR_MIS DCMI_MIS_ERR_MIS_Msk
  5703. #define DCMI_MIS_VSYNC_MIS_Pos (3U)
  5704. #define DCMI_MIS_VSYNC_MIS_Msk (0x1U << DCMI_MIS_VSYNC_MIS_Pos) /*!< 0x00000008 */
  5705. #define DCMI_MIS_VSYNC_MIS DCMI_MIS_VSYNC_MIS_Msk
  5706. #define DCMI_MIS_LINE_MIS_Pos (4U)
  5707. #define DCMI_MIS_LINE_MIS_Msk (0x1U << DCMI_MIS_LINE_MIS_Pos) /*!< 0x00000010 */
  5708. #define DCMI_MIS_LINE_MIS DCMI_MIS_LINE_MIS_Msk
  5709. /* Legacy defines */
  5710. #define DCMI_MISR_FRAME_MIS DCMI_MIS_FRAME_MIS
  5711. #define DCMI_MISR_OVF_MIS DCMI_MIS_OVR_MIS
  5712. #define DCMI_MISR_ERR_MIS DCMI_MIS_ERR_MIS
  5713. #define DCMI_MISR_VSYNC_MIS DCMI_MIS_VSYNC_MIS
  5714. #define DCMI_MISR_LINE_MIS DCMI_MIS_LINE_MIS
  5715. /******************** Bits definition for DCMI_ICR register *****************/
  5716. #define DCMI_ICR_FRAME_ISC_Pos (0U)
  5717. #define DCMI_ICR_FRAME_ISC_Msk (0x1U << DCMI_ICR_FRAME_ISC_Pos) /*!< 0x00000001 */
  5718. #define DCMI_ICR_FRAME_ISC DCMI_ICR_FRAME_ISC_Msk
  5719. #define DCMI_ICR_OVR_ISC_Pos (1U)
  5720. #define DCMI_ICR_OVR_ISC_Msk (0x1U << DCMI_ICR_OVR_ISC_Pos) /*!< 0x00000002 */
  5721. #define DCMI_ICR_OVR_ISC DCMI_ICR_OVR_ISC_Msk
  5722. #define DCMI_ICR_ERR_ISC_Pos (2U)
  5723. #define DCMI_ICR_ERR_ISC_Msk (0x1U << DCMI_ICR_ERR_ISC_Pos) /*!< 0x00000004 */
  5724. #define DCMI_ICR_ERR_ISC DCMI_ICR_ERR_ISC_Msk
  5725. #define DCMI_ICR_VSYNC_ISC_Pos (3U)
  5726. #define DCMI_ICR_VSYNC_ISC_Msk (0x1U << DCMI_ICR_VSYNC_ISC_Pos) /*!< 0x00000008 */
  5727. #define DCMI_ICR_VSYNC_ISC DCMI_ICR_VSYNC_ISC_Msk
  5728. #define DCMI_ICR_LINE_ISC_Pos (4U)
  5729. #define DCMI_ICR_LINE_ISC_Msk (0x1U << DCMI_ICR_LINE_ISC_Pos) /*!< 0x00000010 */
  5730. #define DCMI_ICR_LINE_ISC DCMI_ICR_LINE_ISC_Msk
  5731. /* Legacy defines */
  5732. #define DCMI_ICR_OVF_ISC DCMI_ICR_OVR_ISC
  5733. /******************** Bits definition for DCMI_ESCR register ******************/
  5734. #define DCMI_ESCR_FSC_Pos (0U)
  5735. #define DCMI_ESCR_FSC_Msk (0xFFU << DCMI_ESCR_FSC_Pos) /*!< 0x000000FF */
  5736. #define DCMI_ESCR_FSC DCMI_ESCR_FSC_Msk
  5737. #define DCMI_ESCR_LSC_Pos (8U)
  5738. #define DCMI_ESCR_LSC_Msk (0xFFU << DCMI_ESCR_LSC_Pos) /*!< 0x0000FF00 */
  5739. #define DCMI_ESCR_LSC DCMI_ESCR_LSC_Msk
  5740. #define DCMI_ESCR_LEC_Pos (16U)
  5741. #define DCMI_ESCR_LEC_Msk (0xFFU << DCMI_ESCR_LEC_Pos) /*!< 0x00FF0000 */
  5742. #define DCMI_ESCR_LEC DCMI_ESCR_LEC_Msk
  5743. #define DCMI_ESCR_FEC_Pos (24U)
  5744. #define DCMI_ESCR_FEC_Msk (0xFFU << DCMI_ESCR_FEC_Pos) /*!< 0xFF000000 */
  5745. #define DCMI_ESCR_FEC DCMI_ESCR_FEC_Msk
  5746. /******************** Bits definition for DCMI_ESUR register ******************/
  5747. #define DCMI_ESUR_FSU_Pos (0U)
  5748. #define DCMI_ESUR_FSU_Msk (0xFFU << DCMI_ESUR_FSU_Pos) /*!< 0x000000FF */
  5749. #define DCMI_ESUR_FSU DCMI_ESUR_FSU_Msk
  5750. #define DCMI_ESUR_LSU_Pos (8U)
  5751. #define DCMI_ESUR_LSU_Msk (0xFFU << DCMI_ESUR_LSU_Pos) /*!< 0x0000FF00 */
  5752. #define DCMI_ESUR_LSU DCMI_ESUR_LSU_Msk
  5753. #define DCMI_ESUR_LEU_Pos (16U)
  5754. #define DCMI_ESUR_LEU_Msk (0xFFU << DCMI_ESUR_LEU_Pos) /*!< 0x00FF0000 */
  5755. #define DCMI_ESUR_LEU DCMI_ESUR_LEU_Msk
  5756. #define DCMI_ESUR_FEU_Pos (24U)
  5757. #define DCMI_ESUR_FEU_Msk (0xFFU << DCMI_ESUR_FEU_Pos) /*!< 0xFF000000 */
  5758. #define DCMI_ESUR_FEU DCMI_ESUR_FEU_Msk
  5759. /******************** Bits definition for DCMI_CWSTRT register ******************/
  5760. #define DCMI_CWSTRT_HOFFCNT_Pos (0U)
  5761. #define DCMI_CWSTRT_HOFFCNT_Msk (0x3FFFU << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00003FFF */
  5762. #define DCMI_CWSTRT_HOFFCNT DCMI_CWSTRT_HOFFCNT_Msk
  5763. #define DCMI_CWSTRT_VST_Pos (16U)
  5764. #define DCMI_CWSTRT_VST_Msk (0x1FFFU << DCMI_CWSTRT_VST_Pos) /*!< 0x1FFF0000 */
  5765. #define DCMI_CWSTRT_VST DCMI_CWSTRT_VST_Msk
  5766. /******************** Bits definition for DCMI_CWSIZE register ******************/
  5767. #define DCMI_CWSIZE_CAPCNT_Pos (0U)
  5768. #define DCMI_CWSIZE_CAPCNT_Msk (0x3FFFU << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00003FFF */
  5769. #define DCMI_CWSIZE_CAPCNT DCMI_CWSIZE_CAPCNT_Msk
  5770. #define DCMI_CWSIZE_VLINE_Pos (16U)
  5771. #define DCMI_CWSIZE_VLINE_Msk (0x3FFFU << DCMI_CWSIZE_VLINE_Pos) /*!< 0x3FFF0000 */
  5772. #define DCMI_CWSIZE_VLINE DCMI_CWSIZE_VLINE_Msk
  5773. /******************** Bits definition for DCMI_DR register ******************/
  5774. #define DCMI_DR_BYTE0_Pos (0U)
  5775. #define DCMI_DR_BYTE0_Msk (0xFFU << DCMI_DR_BYTE0_Pos) /*!< 0x000000FF */
  5776. #define DCMI_DR_BYTE0 DCMI_DR_BYTE0_Msk
  5777. #define DCMI_DR_BYTE1_Pos (8U)
  5778. #define DCMI_DR_BYTE1_Msk (0xFFU << DCMI_DR_BYTE1_Pos) /*!< 0x0000FF00 */
  5779. #define DCMI_DR_BYTE1 DCMI_DR_BYTE1_Msk
  5780. #define DCMI_DR_BYTE2_Pos (16U)
  5781. #define DCMI_DR_BYTE2_Msk (0xFFU << DCMI_DR_BYTE2_Pos) /*!< 0x00FF0000 */
  5782. #define DCMI_DR_BYTE2 DCMI_DR_BYTE2_Msk
  5783. #define DCMI_DR_BYTE3_Pos (24U)
  5784. #define DCMI_DR_BYTE3_Msk (0xFFU << DCMI_DR_BYTE3_Pos) /*!< 0xFF000000 */
  5785. #define DCMI_DR_BYTE3 DCMI_DR_BYTE3_Msk
  5786. /******************************************************************************/
  5787. /* */
  5788. /* DMA Controller */
  5789. /* */
  5790. /******************************************************************************/
  5791. /******************** Bits definition for DMA_SxCR register *****************/
  5792. #define DMA_SxCR_CHSEL_Pos (25U)
  5793. #define DMA_SxCR_CHSEL_Msk (0x7U << DMA_SxCR_CHSEL_Pos) /*!< 0x0E000000 */
  5794. #define DMA_SxCR_CHSEL DMA_SxCR_CHSEL_Msk
  5795. #define DMA_SxCR_CHSEL_0 (0x1U << DMA_SxCR_CHSEL_Pos) /*!< 0x02000000 */
  5796. #define DMA_SxCR_CHSEL_1 (0x2U << DMA_SxCR_CHSEL_Pos) /*!< 0x04000000 */
  5797. #define DMA_SxCR_CHSEL_2 (0x4U << DMA_SxCR_CHSEL_Pos) /*!< 0x08000000 */
  5798. #define DMA_SxCR_MBURST_Pos (23U)
  5799. #define DMA_SxCR_MBURST_Msk (0x3U << DMA_SxCR_MBURST_Pos) /*!< 0x01800000 */
  5800. #define DMA_SxCR_MBURST DMA_SxCR_MBURST_Msk
  5801. #define DMA_SxCR_MBURST_0 (0x1U << DMA_SxCR_MBURST_Pos) /*!< 0x00800000 */
  5802. #define DMA_SxCR_MBURST_1 (0x2U << DMA_SxCR_MBURST_Pos) /*!< 0x01000000 */
  5803. #define DMA_SxCR_PBURST_Pos (21U)
  5804. #define DMA_SxCR_PBURST_Msk (0x3U << DMA_SxCR_PBURST_Pos) /*!< 0x00600000 */
  5805. #define DMA_SxCR_PBURST DMA_SxCR_PBURST_Msk
  5806. #define DMA_SxCR_PBURST_0 (0x1U << DMA_SxCR_PBURST_Pos) /*!< 0x00200000 */
  5807. #define DMA_SxCR_PBURST_1 (0x2U << DMA_SxCR_PBURST_Pos) /*!< 0x00400000 */
  5808. #define DMA_SxCR_CT_Pos (19U)
  5809. #define DMA_SxCR_CT_Msk (0x1U << DMA_SxCR_CT_Pos) /*!< 0x00080000 */
  5810. #define DMA_SxCR_CT DMA_SxCR_CT_Msk
  5811. #define DMA_SxCR_DBM_Pos (18U)
  5812. #define DMA_SxCR_DBM_Msk (0x1U << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
  5813. #define DMA_SxCR_DBM DMA_SxCR_DBM_Msk
  5814. #define DMA_SxCR_PL_Pos (16U)
  5815. #define DMA_SxCR_PL_Msk (0x3U << DMA_SxCR_PL_Pos) /*!< 0x00030000 */
  5816. #define DMA_SxCR_PL DMA_SxCR_PL_Msk
  5817. #define DMA_SxCR_PL_0 (0x1U << DMA_SxCR_PL_Pos) /*!< 0x00010000 */
  5818. #define DMA_SxCR_PL_1 (0x2U << DMA_SxCR_PL_Pos) /*!< 0x00020000 */
  5819. #define DMA_SxCR_PINCOS_Pos (15U)
  5820. #define DMA_SxCR_PINCOS_Msk (0x1U << DMA_SxCR_PINCOS_Pos) /*!< 0x00008000 */
  5821. #define DMA_SxCR_PINCOS DMA_SxCR_PINCOS_Msk
  5822. #define DMA_SxCR_MSIZE_Pos (13U)
  5823. #define DMA_SxCR_MSIZE_Msk (0x3U << DMA_SxCR_MSIZE_Pos) /*!< 0x00006000 */
  5824. #define DMA_SxCR_MSIZE DMA_SxCR_MSIZE_Msk
  5825. #define DMA_SxCR_MSIZE_0 (0x1U << DMA_SxCR_MSIZE_Pos) /*!< 0x00002000 */
  5826. #define DMA_SxCR_MSIZE_1 (0x2U << DMA_SxCR_MSIZE_Pos) /*!< 0x00004000 */
  5827. #define DMA_SxCR_PSIZE_Pos (11U)
  5828. #define DMA_SxCR_PSIZE_Msk (0x3U << DMA_SxCR_PSIZE_Pos) /*!< 0x00001800 */
  5829. #define DMA_SxCR_PSIZE DMA_SxCR_PSIZE_Msk
  5830. #define DMA_SxCR_PSIZE_0 (0x1U << DMA_SxCR_PSIZE_Pos) /*!< 0x00000800 */
  5831. #define DMA_SxCR_PSIZE_1 (0x2U << DMA_SxCR_PSIZE_Pos) /*!< 0x00001000 */
  5832. #define DMA_SxCR_MINC_Pos (10U)
  5833. #define DMA_SxCR_MINC_Msk (0x1U << DMA_SxCR_MINC_Pos) /*!< 0x00000400 */
  5834. #define DMA_SxCR_MINC DMA_SxCR_MINC_Msk
  5835. #define DMA_SxCR_PINC_Pos (9U)
  5836. #define DMA_SxCR_PINC_Msk (0x1U << DMA_SxCR_PINC_Pos) /*!< 0x00000200 */
  5837. #define DMA_SxCR_PINC DMA_SxCR_PINC_Msk
  5838. #define DMA_SxCR_CIRC_Pos (8U)
  5839. #define DMA_SxCR_CIRC_Msk (0x1U << DMA_SxCR_CIRC_Pos) /*!< 0x00000100 */
  5840. #define DMA_SxCR_CIRC DMA_SxCR_CIRC_Msk
  5841. #define DMA_SxCR_DIR_Pos (6U)
  5842. #define DMA_SxCR_DIR_Msk (0x3U << DMA_SxCR_DIR_Pos) /*!< 0x000000C0 */
  5843. #define DMA_SxCR_DIR DMA_SxCR_DIR_Msk
  5844. #define DMA_SxCR_DIR_0 (0x1U << DMA_SxCR_DIR_Pos) /*!< 0x00000040 */
  5845. #define DMA_SxCR_DIR_1 (0x2U << DMA_SxCR_DIR_Pos) /*!< 0x00000080 */
  5846. #define DMA_SxCR_PFCTRL_Pos (5U)
  5847. #define DMA_SxCR_PFCTRL_Msk (0x1U << DMA_SxCR_PFCTRL_Pos) /*!< 0x00000020 */
  5848. #define DMA_SxCR_PFCTRL DMA_SxCR_PFCTRL_Msk
  5849. #define DMA_SxCR_TCIE_Pos (4U)
  5850. #define DMA_SxCR_TCIE_Msk (0x1U << DMA_SxCR_TCIE_Pos) /*!< 0x00000010 */
  5851. #define DMA_SxCR_TCIE DMA_SxCR_TCIE_Msk
  5852. #define DMA_SxCR_HTIE_Pos (3U)
  5853. #define DMA_SxCR_HTIE_Msk (0x1U << DMA_SxCR_HTIE_Pos) /*!< 0x00000008 */
  5854. #define DMA_SxCR_HTIE DMA_SxCR_HTIE_Msk
  5855. #define DMA_SxCR_TEIE_Pos (2U)
  5856. #define DMA_SxCR_TEIE_Msk (0x1U << DMA_SxCR_TEIE_Pos) /*!< 0x00000004 */
  5857. #define DMA_SxCR_TEIE DMA_SxCR_TEIE_Msk
  5858. #define DMA_SxCR_DMEIE_Pos (1U)
  5859. #define DMA_SxCR_DMEIE_Msk (0x1U << DMA_SxCR_DMEIE_Pos) /*!< 0x00000002 */
  5860. #define DMA_SxCR_DMEIE DMA_SxCR_DMEIE_Msk
  5861. #define DMA_SxCR_EN_Pos (0U)
  5862. #define DMA_SxCR_EN_Msk (0x1U << DMA_SxCR_EN_Pos) /*!< 0x00000001 */
  5863. #define DMA_SxCR_EN DMA_SxCR_EN_Msk
  5864. /******************** Bits definition for DMA_SxCNDTR register **************/
  5865. #define DMA_SxNDT_Pos (0U)
  5866. #define DMA_SxNDT_Msk (0xFFFFU << DMA_SxNDT_Pos) /*!< 0x0000FFFF */
  5867. #define DMA_SxNDT DMA_SxNDT_Msk
  5868. #define DMA_SxNDT_0 (0x0001U << DMA_SxNDT_Pos) /*!< 0x00000001 */
  5869. #define DMA_SxNDT_1 (0x0002U << DMA_SxNDT_Pos) /*!< 0x00000002 */
  5870. #define DMA_SxNDT_2 (0x0004U << DMA_SxNDT_Pos) /*!< 0x00000004 */
  5871. #define DMA_SxNDT_3 (0x0008U << DMA_SxNDT_Pos) /*!< 0x00000008 */
  5872. #define DMA_SxNDT_4 (0x0010U << DMA_SxNDT_Pos) /*!< 0x00000010 */
  5873. #define DMA_SxNDT_5 (0x0020U << DMA_SxNDT_Pos) /*!< 0x00000020 */
  5874. #define DMA_SxNDT_6 (0x0040U << DMA_SxNDT_Pos) /*!< 0x00000040 */
  5875. #define DMA_SxNDT_7 (0x0080U << DMA_SxNDT_Pos) /*!< 0x00000080 */
  5876. #define DMA_SxNDT_8 (0x0100U << DMA_SxNDT_Pos) /*!< 0x00000100 */
  5877. #define DMA_SxNDT_9 (0x0200U << DMA_SxNDT_Pos) /*!< 0x00000200 */
  5878. #define DMA_SxNDT_10 (0x0400U << DMA_SxNDT_Pos) /*!< 0x00000400 */
  5879. #define DMA_SxNDT_11 (0x0800U << DMA_SxNDT_Pos) /*!< 0x00000800 */
  5880. #define DMA_SxNDT_12 (0x1000U << DMA_SxNDT_Pos) /*!< 0x00001000 */
  5881. #define DMA_SxNDT_13 (0x2000U << DMA_SxNDT_Pos) /*!< 0x00002000 */
  5882. #define DMA_SxNDT_14 (0x4000U << DMA_SxNDT_Pos) /*!< 0x00004000 */
  5883. #define DMA_SxNDT_15 (0x8000U << DMA_SxNDT_Pos) /*!< 0x00008000 */
  5884. /******************** Bits definition for DMA_SxFCR register ****************/
  5885. #define DMA_SxFCR_FEIE_Pos (7U)
  5886. #define DMA_SxFCR_FEIE_Msk (0x1U << DMA_SxFCR_FEIE_Pos) /*!< 0x00000080 */
  5887. #define DMA_SxFCR_FEIE DMA_SxFCR_FEIE_Msk
  5888. #define DMA_SxFCR_FS_Pos (3U)
  5889. #define DMA_SxFCR_FS_Msk (0x7U << DMA_SxFCR_FS_Pos) /*!< 0x00000038 */
  5890. #define DMA_SxFCR_FS DMA_SxFCR_FS_Msk
  5891. #define DMA_SxFCR_FS_0 (0x1U << DMA_SxFCR_FS_Pos) /*!< 0x00000008 */
  5892. #define DMA_SxFCR_FS_1 (0x2U << DMA_SxFCR_FS_Pos) /*!< 0x00000010 */
  5893. #define DMA_SxFCR_FS_2 (0x4U << DMA_SxFCR_FS_Pos) /*!< 0x00000020 */
  5894. #define DMA_SxFCR_DMDIS_Pos (2U)
  5895. #define DMA_SxFCR_DMDIS_Msk (0x1U << DMA_SxFCR_DMDIS_Pos) /*!< 0x00000004 */
  5896. #define DMA_SxFCR_DMDIS DMA_SxFCR_DMDIS_Msk
  5897. #define DMA_SxFCR_FTH_Pos (0U)
  5898. #define DMA_SxFCR_FTH_Msk (0x3U << DMA_SxFCR_FTH_Pos) /*!< 0x00000003 */
  5899. #define DMA_SxFCR_FTH DMA_SxFCR_FTH_Msk
  5900. #define DMA_SxFCR_FTH_0 (0x1U << DMA_SxFCR_FTH_Pos) /*!< 0x00000001 */
  5901. #define DMA_SxFCR_FTH_1 (0x2U << DMA_SxFCR_FTH_Pos) /*!< 0x00000002 */
  5902. /******************** Bits definition for DMA_LISR register *****************/
  5903. #define DMA_LISR_TCIF3_Pos (27U)
  5904. #define DMA_LISR_TCIF3_Msk (0x1U << DMA_LISR_TCIF3_Pos) /*!< 0x08000000 */
  5905. #define DMA_LISR_TCIF3 DMA_LISR_TCIF3_Msk
  5906. #define DMA_LISR_HTIF3_Pos (26U)
  5907. #define DMA_LISR_HTIF3_Msk (0x1U << DMA_LISR_HTIF3_Pos) /*!< 0x04000000 */
  5908. #define DMA_LISR_HTIF3 DMA_LISR_HTIF3_Msk
  5909. #define DMA_LISR_TEIF3_Pos (25U)
  5910. #define DMA_LISR_TEIF3_Msk (0x1U << DMA_LISR_TEIF3_Pos) /*!< 0x02000000 */
  5911. #define DMA_LISR_TEIF3 DMA_LISR_TEIF3_Msk
  5912. #define DMA_LISR_DMEIF3_Pos (24U)
  5913. #define DMA_LISR_DMEIF3_Msk (0x1U << DMA_LISR_DMEIF3_Pos) /*!< 0x01000000 */
  5914. #define DMA_LISR_DMEIF3 DMA_LISR_DMEIF3_Msk
  5915. #define DMA_LISR_FEIF3_Pos (22U)
  5916. #define DMA_LISR_FEIF3_Msk (0x1U << DMA_LISR_FEIF3_Pos) /*!< 0x00400000 */
  5917. #define DMA_LISR_FEIF3 DMA_LISR_FEIF3_Msk
  5918. #define DMA_LISR_TCIF2_Pos (21U)
  5919. #define DMA_LISR_TCIF2_Msk (0x1U << DMA_LISR_TCIF2_Pos) /*!< 0x00200000 */
  5920. #define DMA_LISR_TCIF2 DMA_LISR_TCIF2_Msk
  5921. #define DMA_LISR_HTIF2_Pos (20U)
  5922. #define DMA_LISR_HTIF2_Msk (0x1U << DMA_LISR_HTIF2_Pos) /*!< 0x00100000 */
  5923. #define DMA_LISR_HTIF2 DMA_LISR_HTIF2_Msk
  5924. #define DMA_LISR_TEIF2_Pos (19U)
  5925. #define DMA_LISR_TEIF2_Msk (0x1U << DMA_LISR_TEIF2_Pos) /*!< 0x00080000 */
  5926. #define DMA_LISR_TEIF2 DMA_LISR_TEIF2_Msk
  5927. #define DMA_LISR_DMEIF2_Pos (18U)
  5928. #define DMA_LISR_DMEIF2_Msk (0x1U << DMA_LISR_DMEIF2_Pos) /*!< 0x00040000 */
  5929. #define DMA_LISR_DMEIF2 DMA_LISR_DMEIF2_Msk
  5930. #define DMA_LISR_FEIF2_Pos (16U)
  5931. #define DMA_LISR_FEIF2_Msk (0x1U << DMA_LISR_FEIF2_Pos) /*!< 0x00010000 */
  5932. #define DMA_LISR_FEIF2 DMA_LISR_FEIF2_Msk
  5933. #define DMA_LISR_TCIF1_Pos (11U)
  5934. #define DMA_LISR_TCIF1_Msk (0x1U << DMA_LISR_TCIF1_Pos) /*!< 0x00000800 */
  5935. #define DMA_LISR_TCIF1 DMA_LISR_TCIF1_Msk
  5936. #define DMA_LISR_HTIF1_Pos (10U)
  5937. #define DMA_LISR_HTIF1_Msk (0x1U << DMA_LISR_HTIF1_Pos) /*!< 0x00000400 */
  5938. #define DMA_LISR_HTIF1 DMA_LISR_HTIF1_Msk
  5939. #define DMA_LISR_TEIF1_Pos (9U)
  5940. #define DMA_LISR_TEIF1_Msk (0x1U << DMA_LISR_TEIF1_Pos) /*!< 0x00000200 */
  5941. #define DMA_LISR_TEIF1 DMA_LISR_TEIF1_Msk
  5942. #define DMA_LISR_DMEIF1_Pos (8U)
  5943. #define DMA_LISR_DMEIF1_Msk (0x1U << DMA_LISR_DMEIF1_Pos) /*!< 0x00000100 */
  5944. #define DMA_LISR_DMEIF1 DMA_LISR_DMEIF1_Msk
  5945. #define DMA_LISR_FEIF1_Pos (6U)
  5946. #define DMA_LISR_FEIF1_Msk (0x1U << DMA_LISR_FEIF1_Pos) /*!< 0x00000040 */
  5947. #define DMA_LISR_FEIF1 DMA_LISR_FEIF1_Msk
  5948. #define DMA_LISR_TCIF0_Pos (5U)
  5949. #define DMA_LISR_TCIF0_Msk (0x1U << DMA_LISR_TCIF0_Pos) /*!< 0x00000020 */
  5950. #define DMA_LISR_TCIF0 DMA_LISR_TCIF0_Msk
  5951. #define DMA_LISR_HTIF0_Pos (4U)
  5952. #define DMA_LISR_HTIF0_Msk (0x1U << DMA_LISR_HTIF0_Pos) /*!< 0x00000010 */
  5953. #define DMA_LISR_HTIF0 DMA_LISR_HTIF0_Msk
  5954. #define DMA_LISR_TEIF0_Pos (3U)
  5955. #define DMA_LISR_TEIF0_Msk (0x1U << DMA_LISR_TEIF0_Pos) /*!< 0x00000008 */
  5956. #define DMA_LISR_TEIF0 DMA_LISR_TEIF0_Msk
  5957. #define DMA_LISR_DMEIF0_Pos (2U)
  5958. #define DMA_LISR_DMEIF0_Msk (0x1U << DMA_LISR_DMEIF0_Pos) /*!< 0x00000004 */
  5959. #define DMA_LISR_DMEIF0 DMA_LISR_DMEIF0_Msk
  5960. #define DMA_LISR_FEIF0_Pos (0U)
  5961. #define DMA_LISR_FEIF0_Msk (0x1U << DMA_LISR_FEIF0_Pos) /*!< 0x00000001 */
  5962. #define DMA_LISR_FEIF0 DMA_LISR_FEIF0_Msk
  5963. /******************** Bits definition for DMA_HISR register *****************/
  5964. #define DMA_HISR_TCIF7_Pos (27U)
  5965. #define DMA_HISR_TCIF7_Msk (0x1U << DMA_HISR_TCIF7_Pos) /*!< 0x08000000 */
  5966. #define DMA_HISR_TCIF7 DMA_HISR_TCIF7_Msk
  5967. #define DMA_HISR_HTIF7_Pos (26U)
  5968. #define DMA_HISR_HTIF7_Msk (0x1U << DMA_HISR_HTIF7_Pos) /*!< 0x04000000 */
  5969. #define DMA_HISR_HTIF7 DMA_HISR_HTIF7_Msk
  5970. #define DMA_HISR_TEIF7_Pos (25U)
  5971. #define DMA_HISR_TEIF7_Msk (0x1U << DMA_HISR_TEIF7_Pos) /*!< 0x02000000 */
  5972. #define DMA_HISR_TEIF7 DMA_HISR_TEIF7_Msk
  5973. #define DMA_HISR_DMEIF7_Pos (24U)
  5974. #define DMA_HISR_DMEIF7_Msk (0x1U << DMA_HISR_DMEIF7_Pos) /*!< 0x01000000 */
  5975. #define DMA_HISR_DMEIF7 DMA_HISR_DMEIF7_Msk
  5976. #define DMA_HISR_FEIF7_Pos (22U)
  5977. #define DMA_HISR_FEIF7_Msk (0x1U << DMA_HISR_FEIF7_Pos) /*!< 0x00400000 */
  5978. #define DMA_HISR_FEIF7 DMA_HISR_FEIF7_Msk
  5979. #define DMA_HISR_TCIF6_Pos (21U)
  5980. #define DMA_HISR_TCIF6_Msk (0x1U << DMA_HISR_TCIF6_Pos) /*!< 0x00200000 */
  5981. #define DMA_HISR_TCIF6 DMA_HISR_TCIF6_Msk
  5982. #define DMA_HISR_HTIF6_Pos (20U)
  5983. #define DMA_HISR_HTIF6_Msk (0x1U << DMA_HISR_HTIF6_Pos) /*!< 0x00100000 */
  5984. #define DMA_HISR_HTIF6 DMA_HISR_HTIF6_Msk
  5985. #define DMA_HISR_TEIF6_Pos (19U)
  5986. #define DMA_HISR_TEIF6_Msk (0x1U << DMA_HISR_TEIF6_Pos) /*!< 0x00080000 */
  5987. #define DMA_HISR_TEIF6 DMA_HISR_TEIF6_Msk
  5988. #define DMA_HISR_DMEIF6_Pos (18U)
  5989. #define DMA_HISR_DMEIF6_Msk (0x1U << DMA_HISR_DMEIF6_Pos) /*!< 0x00040000 */
  5990. #define DMA_HISR_DMEIF6 DMA_HISR_DMEIF6_Msk
  5991. #define DMA_HISR_FEIF6_Pos (16U)
  5992. #define DMA_HISR_FEIF6_Msk (0x1U << DMA_HISR_FEIF6_Pos) /*!< 0x00010000 */
  5993. #define DMA_HISR_FEIF6 DMA_HISR_FEIF6_Msk
  5994. #define DMA_HISR_TCIF5_Pos (11U)
  5995. #define DMA_HISR_TCIF5_Msk (0x1U << DMA_HISR_TCIF5_Pos) /*!< 0x00000800 */
  5996. #define DMA_HISR_TCIF5 DMA_HISR_TCIF5_Msk
  5997. #define DMA_HISR_HTIF5_Pos (10U)
  5998. #define DMA_HISR_HTIF5_Msk (0x1U << DMA_HISR_HTIF5_Pos) /*!< 0x00000400 */
  5999. #define DMA_HISR_HTIF5 DMA_HISR_HTIF5_Msk
  6000. #define DMA_HISR_TEIF5_Pos (9U)
  6001. #define DMA_HISR_TEIF5_Msk (0x1U << DMA_HISR_TEIF5_Pos) /*!< 0x00000200 */
  6002. #define DMA_HISR_TEIF5 DMA_HISR_TEIF5_Msk
  6003. #define DMA_HISR_DMEIF5_Pos (8U)
  6004. #define DMA_HISR_DMEIF5_Msk (0x1U << DMA_HISR_DMEIF5_Pos) /*!< 0x00000100 */
  6005. #define DMA_HISR_DMEIF5 DMA_HISR_DMEIF5_Msk
  6006. #define DMA_HISR_FEIF5_Pos (6U)
  6007. #define DMA_HISR_FEIF5_Msk (0x1U << DMA_HISR_FEIF5_Pos) /*!< 0x00000040 */
  6008. #define DMA_HISR_FEIF5 DMA_HISR_FEIF5_Msk
  6009. #define DMA_HISR_TCIF4_Pos (5U)
  6010. #define DMA_HISR_TCIF4_Msk (0x1U << DMA_HISR_TCIF4_Pos) /*!< 0x00000020 */
  6011. #define DMA_HISR_TCIF4 DMA_HISR_TCIF4_Msk
  6012. #define DMA_HISR_HTIF4_Pos (4U)
  6013. #define DMA_HISR_HTIF4_Msk (0x1U << DMA_HISR_HTIF4_Pos) /*!< 0x00000010 */
  6014. #define DMA_HISR_HTIF4 DMA_HISR_HTIF4_Msk
  6015. #define DMA_HISR_TEIF4_Pos (3U)
  6016. #define DMA_HISR_TEIF4_Msk (0x1U << DMA_HISR_TEIF4_Pos) /*!< 0x00000008 */
  6017. #define DMA_HISR_TEIF4 DMA_HISR_TEIF4_Msk
  6018. #define DMA_HISR_DMEIF4_Pos (2U)
  6019. #define DMA_HISR_DMEIF4_Msk (0x1U << DMA_HISR_DMEIF4_Pos) /*!< 0x00000004 */
  6020. #define DMA_HISR_DMEIF4 DMA_HISR_DMEIF4_Msk
  6021. #define DMA_HISR_FEIF4_Pos (0U)
  6022. #define DMA_HISR_FEIF4_Msk (0x1U << DMA_HISR_FEIF4_Pos) /*!< 0x00000001 */
  6023. #define DMA_HISR_FEIF4 DMA_HISR_FEIF4_Msk
  6024. /******************** Bits definition for DMA_LIFCR register ****************/
  6025. #define DMA_LIFCR_CTCIF3_Pos (27U)
  6026. #define DMA_LIFCR_CTCIF3_Msk (0x1U << DMA_LIFCR_CTCIF3_Pos) /*!< 0x08000000 */
  6027. #define DMA_LIFCR_CTCIF3 DMA_LIFCR_CTCIF3_Msk
  6028. #define DMA_LIFCR_CHTIF3_Pos (26U)
  6029. #define DMA_LIFCR_CHTIF3_Msk (0x1U << DMA_LIFCR_CHTIF3_Pos) /*!< 0x04000000 */
  6030. #define DMA_LIFCR_CHTIF3 DMA_LIFCR_CHTIF3_Msk
  6031. #define DMA_LIFCR_CTEIF3_Pos (25U)
  6032. #define DMA_LIFCR_CTEIF3_Msk (0x1U << DMA_LIFCR_CTEIF3_Pos) /*!< 0x02000000 */
  6033. #define DMA_LIFCR_CTEIF3 DMA_LIFCR_CTEIF3_Msk
  6034. #define DMA_LIFCR_CDMEIF3_Pos (24U)
  6035. #define DMA_LIFCR_CDMEIF3_Msk (0x1U << DMA_LIFCR_CDMEIF3_Pos) /*!< 0x01000000 */
  6036. #define DMA_LIFCR_CDMEIF3 DMA_LIFCR_CDMEIF3_Msk
  6037. #define DMA_LIFCR_CFEIF3_Pos (22U)
  6038. #define DMA_LIFCR_CFEIF3_Msk (0x1U << DMA_LIFCR_CFEIF3_Pos) /*!< 0x00400000 */
  6039. #define DMA_LIFCR_CFEIF3 DMA_LIFCR_CFEIF3_Msk
  6040. #define DMA_LIFCR_CTCIF2_Pos (21U)
  6041. #define DMA_LIFCR_CTCIF2_Msk (0x1U << DMA_LIFCR_CTCIF2_Pos) /*!< 0x00200000 */
  6042. #define DMA_LIFCR_CTCIF2 DMA_LIFCR_CTCIF2_Msk
  6043. #define DMA_LIFCR_CHTIF2_Pos (20U)
  6044. #define DMA_LIFCR_CHTIF2_Msk (0x1U << DMA_LIFCR_CHTIF2_Pos) /*!< 0x00100000 */
  6045. #define DMA_LIFCR_CHTIF2 DMA_LIFCR_CHTIF2_Msk
  6046. #define DMA_LIFCR_CTEIF2_Pos (19U)
  6047. #define DMA_LIFCR_CTEIF2_Msk (0x1U << DMA_LIFCR_CTEIF2_Pos) /*!< 0x00080000 */
  6048. #define DMA_LIFCR_CTEIF2 DMA_LIFCR_CTEIF2_Msk
  6049. #define DMA_LIFCR_CDMEIF2_Pos (18U)
  6050. #define DMA_LIFCR_CDMEIF2_Msk (0x1U << DMA_LIFCR_CDMEIF2_Pos) /*!< 0x00040000 */
  6051. #define DMA_LIFCR_CDMEIF2 DMA_LIFCR_CDMEIF2_Msk
  6052. #define DMA_LIFCR_CFEIF2_Pos (16U)
  6053. #define DMA_LIFCR_CFEIF2_Msk (0x1U << DMA_LIFCR_CFEIF2_Pos) /*!< 0x00010000 */
  6054. #define DMA_LIFCR_CFEIF2 DMA_LIFCR_CFEIF2_Msk
  6055. #define DMA_LIFCR_CTCIF1_Pos (11U)
  6056. #define DMA_LIFCR_CTCIF1_Msk (0x1U << DMA_LIFCR_CTCIF1_Pos) /*!< 0x00000800 */
  6057. #define DMA_LIFCR_CTCIF1 DMA_LIFCR_CTCIF1_Msk
  6058. #define DMA_LIFCR_CHTIF1_Pos (10U)
  6059. #define DMA_LIFCR_CHTIF1_Msk (0x1U << DMA_LIFCR_CHTIF1_Pos) /*!< 0x00000400 */
  6060. #define DMA_LIFCR_CHTIF1 DMA_LIFCR_CHTIF1_Msk
  6061. #define DMA_LIFCR_CTEIF1_Pos (9U)
  6062. #define DMA_LIFCR_CTEIF1_Msk (0x1U << DMA_LIFCR_CTEIF1_Pos) /*!< 0x00000200 */
  6063. #define DMA_LIFCR_CTEIF1 DMA_LIFCR_CTEIF1_Msk
  6064. #define DMA_LIFCR_CDMEIF1_Pos (8U)
  6065. #define DMA_LIFCR_CDMEIF1_Msk (0x1U << DMA_LIFCR_CDMEIF1_Pos) /*!< 0x00000100 */
  6066. #define DMA_LIFCR_CDMEIF1 DMA_LIFCR_CDMEIF1_Msk
  6067. #define DMA_LIFCR_CFEIF1_Pos (6U)
  6068. #define DMA_LIFCR_CFEIF1_Msk (0x1U << DMA_LIFCR_CFEIF1_Pos) /*!< 0x00000040 */
  6069. #define DMA_LIFCR_CFEIF1 DMA_LIFCR_CFEIF1_Msk
  6070. #define DMA_LIFCR_CTCIF0_Pos (5U)
  6071. #define DMA_LIFCR_CTCIF0_Msk (0x1U << DMA_LIFCR_CTCIF0_Pos) /*!< 0x00000020 */
  6072. #define DMA_LIFCR_CTCIF0 DMA_LIFCR_CTCIF0_Msk
  6073. #define DMA_LIFCR_CHTIF0_Pos (4U)
  6074. #define DMA_LIFCR_CHTIF0_Msk (0x1U << DMA_LIFCR_CHTIF0_Pos) /*!< 0x00000010 */
  6075. #define DMA_LIFCR_CHTIF0 DMA_LIFCR_CHTIF0_Msk
  6076. #define DMA_LIFCR_CTEIF0_Pos (3U)
  6077. #define DMA_LIFCR_CTEIF0_Msk (0x1U << DMA_LIFCR_CTEIF0_Pos) /*!< 0x00000008 */
  6078. #define DMA_LIFCR_CTEIF0 DMA_LIFCR_CTEIF0_Msk
  6079. #define DMA_LIFCR_CDMEIF0_Pos (2U)
  6080. #define DMA_LIFCR_CDMEIF0_Msk (0x1U << DMA_LIFCR_CDMEIF0_Pos) /*!< 0x00000004 */
  6081. #define DMA_LIFCR_CDMEIF0 DMA_LIFCR_CDMEIF0_Msk
  6082. #define DMA_LIFCR_CFEIF0_Pos (0U)
  6083. #define DMA_LIFCR_CFEIF0_Msk (0x1U << DMA_LIFCR_CFEIF0_Pos) /*!< 0x00000001 */
  6084. #define DMA_LIFCR_CFEIF0 DMA_LIFCR_CFEIF0_Msk
  6085. /******************** Bits definition for DMA_HIFCR register ****************/
  6086. #define DMA_HIFCR_CTCIF7_Pos (27U)
  6087. #define DMA_HIFCR_CTCIF7_Msk (0x1U << DMA_HIFCR_CTCIF7_Pos) /*!< 0x08000000 */
  6088. #define DMA_HIFCR_CTCIF7 DMA_HIFCR_CTCIF7_Msk
  6089. #define DMA_HIFCR_CHTIF7_Pos (26U)
  6090. #define DMA_HIFCR_CHTIF7_Msk (0x1U << DMA_HIFCR_CHTIF7_Pos) /*!< 0x04000000 */
  6091. #define DMA_HIFCR_CHTIF7 DMA_HIFCR_CHTIF7_Msk
  6092. #define DMA_HIFCR_CTEIF7_Pos (25U)
  6093. #define DMA_HIFCR_CTEIF7_Msk (0x1U << DMA_HIFCR_CTEIF7_Pos) /*!< 0x02000000 */
  6094. #define DMA_HIFCR_CTEIF7 DMA_HIFCR_CTEIF7_Msk
  6095. #define DMA_HIFCR_CDMEIF7_Pos (24U)
  6096. #define DMA_HIFCR_CDMEIF7_Msk (0x1U << DMA_HIFCR_CDMEIF7_Pos) /*!< 0x01000000 */
  6097. #define DMA_HIFCR_CDMEIF7 DMA_HIFCR_CDMEIF7_Msk
  6098. #define DMA_HIFCR_CFEIF7_Pos (22U)
  6099. #define DMA_HIFCR_CFEIF7_Msk (0x1U << DMA_HIFCR_CFEIF7_Pos) /*!< 0x00400000 */
  6100. #define DMA_HIFCR_CFEIF7 DMA_HIFCR_CFEIF7_Msk
  6101. #define DMA_HIFCR_CTCIF6_Pos (21U)
  6102. #define DMA_HIFCR_CTCIF6_Msk (0x1U << DMA_HIFCR_CTCIF6_Pos) /*!< 0x00200000 */
  6103. #define DMA_HIFCR_CTCIF6 DMA_HIFCR_CTCIF6_Msk
  6104. #define DMA_HIFCR_CHTIF6_Pos (20U)
  6105. #define DMA_HIFCR_CHTIF6_Msk (0x1U << DMA_HIFCR_CHTIF6_Pos) /*!< 0x00100000 */
  6106. #define DMA_HIFCR_CHTIF6 DMA_HIFCR_CHTIF6_Msk
  6107. #define DMA_HIFCR_CTEIF6_Pos (19U)
  6108. #define DMA_HIFCR_CTEIF6_Msk (0x1U << DMA_HIFCR_CTEIF6_Pos) /*!< 0x00080000 */
  6109. #define DMA_HIFCR_CTEIF6 DMA_HIFCR_CTEIF6_Msk
  6110. #define DMA_HIFCR_CDMEIF6_Pos (18U)
  6111. #define DMA_HIFCR_CDMEIF6_Msk (0x1U << DMA_HIFCR_CDMEIF6_Pos) /*!< 0x00040000 */
  6112. #define DMA_HIFCR_CDMEIF6 DMA_HIFCR_CDMEIF6_Msk
  6113. #define DMA_HIFCR_CFEIF6_Pos (16U)
  6114. #define DMA_HIFCR_CFEIF6_Msk (0x1U << DMA_HIFCR_CFEIF6_Pos) /*!< 0x00010000 */
  6115. #define DMA_HIFCR_CFEIF6 DMA_HIFCR_CFEIF6_Msk
  6116. #define DMA_HIFCR_CTCIF5_Pos (11U)
  6117. #define DMA_HIFCR_CTCIF5_Msk (0x1U << DMA_HIFCR_CTCIF5_Pos) /*!< 0x00000800 */
  6118. #define DMA_HIFCR_CTCIF5 DMA_HIFCR_CTCIF5_Msk
  6119. #define DMA_HIFCR_CHTIF5_Pos (10U)
  6120. #define DMA_HIFCR_CHTIF5_Msk (0x1U << DMA_HIFCR_CHTIF5_Pos) /*!< 0x00000400 */
  6121. #define DMA_HIFCR_CHTIF5 DMA_HIFCR_CHTIF5_Msk
  6122. #define DMA_HIFCR_CTEIF5_Pos (9U)
  6123. #define DMA_HIFCR_CTEIF5_Msk (0x1U << DMA_HIFCR_CTEIF5_Pos) /*!< 0x00000200 */
  6124. #define DMA_HIFCR_CTEIF5 DMA_HIFCR_CTEIF5_Msk
  6125. #define DMA_HIFCR_CDMEIF5_Pos (8U)
  6126. #define DMA_HIFCR_CDMEIF5_Msk (0x1U << DMA_HIFCR_CDMEIF5_Pos) /*!< 0x00000100 */
  6127. #define DMA_HIFCR_CDMEIF5 DMA_HIFCR_CDMEIF5_Msk
  6128. #define DMA_HIFCR_CFEIF5_Pos (6U)
  6129. #define DMA_HIFCR_CFEIF5_Msk (0x1U << DMA_HIFCR_CFEIF5_Pos) /*!< 0x00000040 */
  6130. #define DMA_HIFCR_CFEIF5 DMA_HIFCR_CFEIF5_Msk
  6131. #define DMA_HIFCR_CTCIF4_Pos (5U)
  6132. #define DMA_HIFCR_CTCIF4_Msk (0x1U << DMA_HIFCR_CTCIF4_Pos) /*!< 0x00000020 */
  6133. #define DMA_HIFCR_CTCIF4 DMA_HIFCR_CTCIF4_Msk
  6134. #define DMA_HIFCR_CHTIF4_Pos (4U)
  6135. #define DMA_HIFCR_CHTIF4_Msk (0x1U << DMA_HIFCR_CHTIF4_Pos) /*!< 0x00000010 */
  6136. #define DMA_HIFCR_CHTIF4 DMA_HIFCR_CHTIF4_Msk
  6137. #define DMA_HIFCR_CTEIF4_Pos (3U)
  6138. #define DMA_HIFCR_CTEIF4_Msk (0x1U << DMA_HIFCR_CTEIF4_Pos) /*!< 0x00000008 */
  6139. #define DMA_HIFCR_CTEIF4 DMA_HIFCR_CTEIF4_Msk
  6140. #define DMA_HIFCR_CDMEIF4_Pos (2U)
  6141. #define DMA_HIFCR_CDMEIF4_Msk (0x1U << DMA_HIFCR_CDMEIF4_Pos) /*!< 0x00000004 */
  6142. #define DMA_HIFCR_CDMEIF4 DMA_HIFCR_CDMEIF4_Msk
  6143. #define DMA_HIFCR_CFEIF4_Pos (0U)
  6144. #define DMA_HIFCR_CFEIF4_Msk (0x1U << DMA_HIFCR_CFEIF4_Pos) /*!< 0x00000001 */
  6145. #define DMA_HIFCR_CFEIF4 DMA_HIFCR_CFEIF4_Msk
  6146. /****************** Bit definition for DMA_SxPAR register ********************/
  6147. #define DMA_SxPAR_PA_Pos (0U)
  6148. #define DMA_SxPAR_PA_Msk (0xFFFFFFFFU << DMA_SxPAR_PA_Pos) /*!< 0xFFFFFFFF */
  6149. #define DMA_SxPAR_PA DMA_SxPAR_PA_Msk /*!< Peripheral Address */
  6150. /****************** Bit definition for DMA_SxM0AR register ********************/
  6151. #define DMA_SxM0AR_M0A_Pos (0U)
  6152. #define DMA_SxM0AR_M0A_Msk (0xFFFFFFFFU << DMA_SxM0AR_M0A_Pos) /*!< 0xFFFFFFFF */
  6153. #define DMA_SxM0AR_M0A DMA_SxM0AR_M0A_Msk /*!< Memory Address */
  6154. /****************** Bit definition for DMA_SxM1AR register ********************/
  6155. #define DMA_SxM1AR_M1A_Pos (0U)
  6156. #define DMA_SxM1AR_M1A_Msk (0xFFFFFFFFU << DMA_SxM1AR_M1A_Pos) /*!< 0xFFFFFFFF */
  6157. #define DMA_SxM1AR_M1A DMA_SxM1AR_M1A_Msk /*!< Memory Address */
  6158. /******************************************************************************/
  6159. /* */
  6160. /* AHB Master DMA2D Controller (DMA2D) */
  6161. /* */
  6162. /******************************************************************************/
  6163. /******************** Bit definition for DMA2D_CR register ******************/
  6164. #define DMA2D_CR_START_Pos (0U)
  6165. #define DMA2D_CR_START_Msk (0x1U << DMA2D_CR_START_Pos) /*!< 0x00000001 */
  6166. #define DMA2D_CR_START DMA2D_CR_START_Msk /*!< Start transfer */
  6167. #define DMA2D_CR_SUSP_Pos (1U)
  6168. #define DMA2D_CR_SUSP_Msk (0x1U << DMA2D_CR_SUSP_Pos) /*!< 0x00000002 */
  6169. #define DMA2D_CR_SUSP DMA2D_CR_SUSP_Msk /*!< Suspend transfer */
  6170. #define DMA2D_CR_ABORT_Pos (2U)
  6171. #define DMA2D_CR_ABORT_Msk (0x1U << DMA2D_CR_ABORT_Pos) /*!< 0x00000004 */
  6172. #define DMA2D_CR_ABORT DMA2D_CR_ABORT_Msk /*!< Abort transfer */
  6173. #define DMA2D_CR_TEIE_Pos (8U)
  6174. #define DMA2D_CR_TEIE_Msk (0x1U << DMA2D_CR_TEIE_Pos) /*!< 0x00000100 */
  6175. #define DMA2D_CR_TEIE DMA2D_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
  6176. #define DMA2D_CR_TCIE_Pos (9U)
  6177. #define DMA2D_CR_TCIE_Msk (0x1U << DMA2D_CR_TCIE_Pos) /*!< 0x00000200 */
  6178. #define DMA2D_CR_TCIE DMA2D_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
  6179. #define DMA2D_CR_TWIE_Pos (10U)
  6180. #define DMA2D_CR_TWIE_Msk (0x1U << DMA2D_CR_TWIE_Pos) /*!< 0x00000400 */
  6181. #define DMA2D_CR_TWIE DMA2D_CR_TWIE_Msk /*!< Transfer Watermark Interrupt Enable */
  6182. #define DMA2D_CR_CAEIE_Pos (11U)
  6183. #define DMA2D_CR_CAEIE_Msk (0x1U << DMA2D_CR_CAEIE_Pos) /*!< 0x00000800 */
  6184. #define DMA2D_CR_CAEIE DMA2D_CR_CAEIE_Msk /*!< CLUT Access Error Interrupt Enable */
  6185. #define DMA2D_CR_CTCIE_Pos (12U)
  6186. #define DMA2D_CR_CTCIE_Msk (0x1U << DMA2D_CR_CTCIE_Pos) /*!< 0x00001000 */
  6187. #define DMA2D_CR_CTCIE DMA2D_CR_CTCIE_Msk /*!< CLUT Transfer Complete Interrupt Enable */
  6188. #define DMA2D_CR_CEIE_Pos (13U)
  6189. #define DMA2D_CR_CEIE_Msk (0x1U << DMA2D_CR_CEIE_Pos) /*!< 0x00002000 */
  6190. #define DMA2D_CR_CEIE DMA2D_CR_CEIE_Msk /*!< Configuration Error Interrupt Enable */
  6191. #define DMA2D_CR_MODE_Pos (16U)
  6192. #define DMA2D_CR_MODE_Msk (0x3U << DMA2D_CR_MODE_Pos) /*!< 0x00030000 */
  6193. #define DMA2D_CR_MODE DMA2D_CR_MODE_Msk /*!< DMA2D Mode[1:0] */
  6194. #define DMA2D_CR_MODE_0 (0x1U << DMA2D_CR_MODE_Pos) /*!< 0x00010000 */
  6195. #define DMA2D_CR_MODE_1 (0x2U << DMA2D_CR_MODE_Pos) /*!< 0x00020000 */
  6196. /******************** Bit definition for DMA2D_ISR register *****************/
  6197. #define DMA2D_ISR_TEIF_Pos (0U)
  6198. #define DMA2D_ISR_TEIF_Msk (0x1U << DMA2D_ISR_TEIF_Pos) /*!< 0x00000001 */
  6199. #define DMA2D_ISR_TEIF DMA2D_ISR_TEIF_Msk /*!< Transfer Error Interrupt Flag */
  6200. #define DMA2D_ISR_TCIF_Pos (1U)
  6201. #define DMA2D_ISR_TCIF_Msk (0x1U << DMA2D_ISR_TCIF_Pos) /*!< 0x00000002 */
  6202. #define DMA2D_ISR_TCIF DMA2D_ISR_TCIF_Msk /*!< Transfer Complete Interrupt Flag */
  6203. #define DMA2D_ISR_TWIF_Pos (2U)
  6204. #define DMA2D_ISR_TWIF_Msk (0x1U << DMA2D_ISR_TWIF_Pos) /*!< 0x00000004 */
  6205. #define DMA2D_ISR_TWIF DMA2D_ISR_TWIF_Msk /*!< Transfer Watermark Interrupt Flag */
  6206. #define DMA2D_ISR_CAEIF_Pos (3U)
  6207. #define DMA2D_ISR_CAEIF_Msk (0x1U << DMA2D_ISR_CAEIF_Pos) /*!< 0x00000008 */
  6208. #define DMA2D_ISR_CAEIF DMA2D_ISR_CAEIF_Msk /*!< CLUT Access Error Interrupt Flag */
  6209. #define DMA2D_ISR_CTCIF_Pos (4U)
  6210. #define DMA2D_ISR_CTCIF_Msk (0x1U << DMA2D_ISR_CTCIF_Pos) /*!< 0x00000010 */
  6211. #define DMA2D_ISR_CTCIF DMA2D_ISR_CTCIF_Msk /*!< CLUT Transfer Complete Interrupt Flag */
  6212. #define DMA2D_ISR_CEIF_Pos (5U)
  6213. #define DMA2D_ISR_CEIF_Msk (0x1U << DMA2D_ISR_CEIF_Pos) /*!< 0x00000020 */
  6214. #define DMA2D_ISR_CEIF DMA2D_ISR_CEIF_Msk /*!< Configuration Error Interrupt Flag */
  6215. /******************** Bit definition for DMA2D_IFCR register ****************/
  6216. #define DMA2D_IFCR_CTEIF_Pos (0U)
  6217. #define DMA2D_IFCR_CTEIF_Msk (0x1U << DMA2D_IFCR_CTEIF_Pos) /*!< 0x00000001 */
  6218. #define DMA2D_IFCR_CTEIF DMA2D_IFCR_CTEIF_Msk /*!< Clears Transfer Error Interrupt Flag */
  6219. #define DMA2D_IFCR_CTCIF_Pos (1U)
  6220. #define DMA2D_IFCR_CTCIF_Msk (0x1U << DMA2D_IFCR_CTCIF_Pos) /*!< 0x00000002 */
  6221. #define DMA2D_IFCR_CTCIF DMA2D_IFCR_CTCIF_Msk /*!< Clears Transfer Complete Interrupt Flag */
  6222. #define DMA2D_IFCR_CTWIF_Pos (2U)
  6223. #define DMA2D_IFCR_CTWIF_Msk (0x1U << DMA2D_IFCR_CTWIF_Pos) /*!< 0x00000004 */
  6224. #define DMA2D_IFCR_CTWIF DMA2D_IFCR_CTWIF_Msk /*!< Clears Transfer Watermark Interrupt Flag */
  6225. #define DMA2D_IFCR_CAECIF_Pos (3U)
  6226. #define DMA2D_IFCR_CAECIF_Msk (0x1U << DMA2D_IFCR_CAECIF_Pos) /*!< 0x00000008 */
  6227. #define DMA2D_IFCR_CAECIF DMA2D_IFCR_CAECIF_Msk /*!< Clears CLUT Access Error Interrupt Flag */
  6228. #define DMA2D_IFCR_CCTCIF_Pos (4U)
  6229. #define DMA2D_IFCR_CCTCIF_Msk (0x1U << DMA2D_IFCR_CCTCIF_Pos) /*!< 0x00000010 */
  6230. #define DMA2D_IFCR_CCTCIF DMA2D_IFCR_CCTCIF_Msk /*!< Clears CLUT Transfer Complete Interrupt Flag */
  6231. #define DMA2D_IFCR_CCEIF_Pos (5U)
  6232. #define DMA2D_IFCR_CCEIF_Msk (0x1U << DMA2D_IFCR_CCEIF_Pos) /*!< 0x00000020 */
  6233. #define DMA2D_IFCR_CCEIF DMA2D_IFCR_CCEIF_Msk /*!< Clears Configuration Error Interrupt Flag */
  6234. /* Legacy defines */
  6235. #define DMA2D_IFSR_CTEIF DMA2D_IFCR_CTEIF /*!< Clears Transfer Error Interrupt Flag */
  6236. #define DMA2D_IFSR_CTCIF DMA2D_IFCR_CTCIF /*!< Clears Transfer Complete Interrupt Flag */
  6237. #define DMA2D_IFSR_CTWIF DMA2D_IFCR_CTWIF /*!< Clears Transfer Watermark Interrupt Flag */
  6238. #define DMA2D_IFSR_CCAEIF DMA2D_IFCR_CAECIF /*!< Clears CLUT Access Error Interrupt Flag */
  6239. #define DMA2D_IFSR_CCTCIF DMA2D_IFCR_CCTCIF /*!< Clears CLUT Transfer Complete Interrupt Flag */
  6240. #define DMA2D_IFSR_CCEIF DMA2D_IFCR_CCEIF /*!< Clears Configuration Error Interrupt Flag */
  6241. /******************** Bit definition for DMA2D_FGMAR register ***************/
  6242. #define DMA2D_FGMAR_MA_Pos (0U)
  6243. #define DMA2D_FGMAR_MA_Msk (0xFFFFFFFFU << DMA2D_FGMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6244. #define DMA2D_FGMAR_MA DMA2D_FGMAR_MA_Msk /*!< Memory Address */
  6245. /******************** Bit definition for DMA2D_FGOR register ****************/
  6246. #define DMA2D_FGOR_LO_Pos (0U)
  6247. #define DMA2D_FGOR_LO_Msk (0x3FFFU << DMA2D_FGOR_LO_Pos) /*!< 0x00003FFF */
  6248. #define DMA2D_FGOR_LO DMA2D_FGOR_LO_Msk /*!< Line Offset */
  6249. /******************** Bit definition for DMA2D_BGMAR register ***************/
  6250. #define DMA2D_BGMAR_MA_Pos (0U)
  6251. #define DMA2D_BGMAR_MA_Msk (0xFFFFFFFFU << DMA2D_BGMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6252. #define DMA2D_BGMAR_MA DMA2D_BGMAR_MA_Msk /*!< Memory Address */
  6253. /******************** Bit definition for DMA2D_BGOR register ****************/
  6254. #define DMA2D_BGOR_LO_Pos (0U)
  6255. #define DMA2D_BGOR_LO_Msk (0x3FFFU << DMA2D_BGOR_LO_Pos) /*!< 0x00003FFF */
  6256. #define DMA2D_BGOR_LO DMA2D_BGOR_LO_Msk /*!< Line Offset */
  6257. /******************** Bit definition for DMA2D_FGPFCCR register *************/
  6258. #define DMA2D_FGPFCCR_CM_Pos (0U)
  6259. #define DMA2D_FGPFCCR_CM_Msk (0xFU << DMA2D_FGPFCCR_CM_Pos) /*!< 0x0000000F */
  6260. #define DMA2D_FGPFCCR_CM DMA2D_FGPFCCR_CM_Msk /*!< Input color mode CM[3:0] */
  6261. #define DMA2D_FGPFCCR_CM_0 (0x1U << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000001 */
  6262. #define DMA2D_FGPFCCR_CM_1 (0x2U << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000002 */
  6263. #define DMA2D_FGPFCCR_CM_2 (0x4U << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000004 */
  6264. #define DMA2D_FGPFCCR_CM_3 (0x8U << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000008 */
  6265. #define DMA2D_FGPFCCR_CCM_Pos (4U)
  6266. #define DMA2D_FGPFCCR_CCM_Msk (0x1U << DMA2D_FGPFCCR_CCM_Pos) /*!< 0x00000010 */
  6267. #define DMA2D_FGPFCCR_CCM DMA2D_FGPFCCR_CCM_Msk /*!< CLUT Color mode */
  6268. #define DMA2D_FGPFCCR_START_Pos (5U)
  6269. #define DMA2D_FGPFCCR_START_Msk (0x1U << DMA2D_FGPFCCR_START_Pos) /*!< 0x00000020 */
  6270. #define DMA2D_FGPFCCR_START DMA2D_FGPFCCR_START_Msk /*!< Start */
  6271. #define DMA2D_FGPFCCR_CS_Pos (8U)
  6272. #define DMA2D_FGPFCCR_CS_Msk (0xFFU << DMA2D_FGPFCCR_CS_Pos) /*!< 0x0000FF00 */
  6273. #define DMA2D_FGPFCCR_CS DMA2D_FGPFCCR_CS_Msk /*!< CLUT size */
  6274. #define DMA2D_FGPFCCR_AM_Pos (16U)
  6275. #define DMA2D_FGPFCCR_AM_Msk (0x3U << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00030000 */
  6276. #define DMA2D_FGPFCCR_AM DMA2D_FGPFCCR_AM_Msk /*!< Alpha mode AM[1:0] */
  6277. #define DMA2D_FGPFCCR_AM_0 (0x1U << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00010000 */
  6278. #define DMA2D_FGPFCCR_AM_1 (0x2U << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00020000 */
  6279. #define DMA2D_FGPFCCR_ALPHA_Pos (24U)
  6280. #define DMA2D_FGPFCCR_ALPHA_Msk (0xFFU << DMA2D_FGPFCCR_ALPHA_Pos) /*!< 0xFF000000 */
  6281. #define DMA2D_FGPFCCR_ALPHA DMA2D_FGPFCCR_ALPHA_Msk /*!< Alpha value */
  6282. /******************** Bit definition for DMA2D_FGCOLR register **************/
  6283. #define DMA2D_FGCOLR_BLUE_Pos (0U)
  6284. #define DMA2D_FGCOLR_BLUE_Msk (0xFFU << DMA2D_FGCOLR_BLUE_Pos) /*!< 0x000000FF */
  6285. #define DMA2D_FGCOLR_BLUE DMA2D_FGCOLR_BLUE_Msk /*!< Blue Value */
  6286. #define DMA2D_FGCOLR_GREEN_Pos (8U)
  6287. #define DMA2D_FGCOLR_GREEN_Msk (0xFFU << DMA2D_FGCOLR_GREEN_Pos) /*!< 0x0000FF00 */
  6288. #define DMA2D_FGCOLR_GREEN DMA2D_FGCOLR_GREEN_Msk /*!< Green Value */
  6289. #define DMA2D_FGCOLR_RED_Pos (16U)
  6290. #define DMA2D_FGCOLR_RED_Msk (0xFFU << DMA2D_FGCOLR_RED_Pos) /*!< 0x00FF0000 */
  6291. #define DMA2D_FGCOLR_RED DMA2D_FGCOLR_RED_Msk /*!< Red Value */
  6292. /******************** Bit definition for DMA2D_BGPFCCR register *************/
  6293. #define DMA2D_BGPFCCR_CM_Pos (0U)
  6294. #define DMA2D_BGPFCCR_CM_Msk (0xFU << DMA2D_BGPFCCR_CM_Pos) /*!< 0x0000000F */
  6295. #define DMA2D_BGPFCCR_CM DMA2D_BGPFCCR_CM_Msk /*!< Input color mode CM[3:0] */
  6296. #define DMA2D_BGPFCCR_CM_0 (0x1U << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000001 */
  6297. #define DMA2D_BGPFCCR_CM_1 (0x2U << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000002 */
  6298. #define DMA2D_BGPFCCR_CM_2 (0x4U << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000004 */
  6299. #define DMA2D_BGPFCCR_CM_3 0x00000008U /*!< Input color mode CM bit 3 */
  6300. #define DMA2D_BGPFCCR_CCM_Pos (4U)
  6301. #define DMA2D_BGPFCCR_CCM_Msk (0x1U << DMA2D_BGPFCCR_CCM_Pos) /*!< 0x00000010 */
  6302. #define DMA2D_BGPFCCR_CCM DMA2D_BGPFCCR_CCM_Msk /*!< CLUT Color mode */
  6303. #define DMA2D_BGPFCCR_START_Pos (5U)
  6304. #define DMA2D_BGPFCCR_START_Msk (0x1U << DMA2D_BGPFCCR_START_Pos) /*!< 0x00000020 */
  6305. #define DMA2D_BGPFCCR_START DMA2D_BGPFCCR_START_Msk /*!< Start */
  6306. #define DMA2D_BGPFCCR_CS_Pos (8U)
  6307. #define DMA2D_BGPFCCR_CS_Msk (0xFFU << DMA2D_BGPFCCR_CS_Pos) /*!< 0x0000FF00 */
  6308. #define DMA2D_BGPFCCR_CS DMA2D_BGPFCCR_CS_Msk /*!< CLUT size */
  6309. #define DMA2D_BGPFCCR_AM_Pos (16U)
  6310. #define DMA2D_BGPFCCR_AM_Msk (0x3U << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00030000 */
  6311. #define DMA2D_BGPFCCR_AM DMA2D_BGPFCCR_AM_Msk /*!< Alpha mode AM[1:0] */
  6312. #define DMA2D_BGPFCCR_AM_0 (0x1U << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00010000 */
  6313. #define DMA2D_BGPFCCR_AM_1 (0x2U << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00020000 */
  6314. #define DMA2D_BGPFCCR_ALPHA_Pos (24U)
  6315. #define DMA2D_BGPFCCR_ALPHA_Msk (0xFFU << DMA2D_BGPFCCR_ALPHA_Pos) /*!< 0xFF000000 */
  6316. #define DMA2D_BGPFCCR_ALPHA DMA2D_BGPFCCR_ALPHA_Msk /*!< background Input Alpha value */
  6317. /******************** Bit definition for DMA2D_BGCOLR register **************/
  6318. #define DMA2D_BGCOLR_BLUE_Pos (0U)
  6319. #define DMA2D_BGCOLR_BLUE_Msk (0xFFU << DMA2D_BGCOLR_BLUE_Pos) /*!< 0x000000FF */
  6320. #define DMA2D_BGCOLR_BLUE DMA2D_BGCOLR_BLUE_Msk /*!< Blue Value */
  6321. #define DMA2D_BGCOLR_GREEN_Pos (8U)
  6322. #define DMA2D_BGCOLR_GREEN_Msk (0xFFU << DMA2D_BGCOLR_GREEN_Pos) /*!< 0x0000FF00 */
  6323. #define DMA2D_BGCOLR_GREEN DMA2D_BGCOLR_GREEN_Msk /*!< Green Value */
  6324. #define DMA2D_BGCOLR_RED_Pos (16U)
  6325. #define DMA2D_BGCOLR_RED_Msk (0xFFU << DMA2D_BGCOLR_RED_Pos) /*!< 0x00FF0000 */
  6326. #define DMA2D_BGCOLR_RED DMA2D_BGCOLR_RED_Msk /*!< Red Value */
  6327. /******************** Bit definition for DMA2D_FGCMAR register **************/
  6328. #define DMA2D_FGCMAR_MA_Pos (0U)
  6329. #define DMA2D_FGCMAR_MA_Msk (0xFFFFFFFFU << DMA2D_FGCMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6330. #define DMA2D_FGCMAR_MA DMA2D_FGCMAR_MA_Msk /*!< Memory Address */
  6331. /******************** Bit definition for DMA2D_BGCMAR register **************/
  6332. #define DMA2D_BGCMAR_MA_Pos (0U)
  6333. #define DMA2D_BGCMAR_MA_Msk (0xFFFFFFFFU << DMA2D_BGCMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6334. #define DMA2D_BGCMAR_MA DMA2D_BGCMAR_MA_Msk /*!< Memory Address */
  6335. /******************** Bit definition for DMA2D_OPFCCR register **************/
  6336. #define DMA2D_OPFCCR_CM_Pos (0U)
  6337. #define DMA2D_OPFCCR_CM_Msk (0x7U << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000007 */
  6338. #define DMA2D_OPFCCR_CM DMA2D_OPFCCR_CM_Msk /*!< Color mode CM[2:0] */
  6339. #define DMA2D_OPFCCR_CM_0 (0x1U << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000001 */
  6340. #define DMA2D_OPFCCR_CM_1 (0x2U << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000002 */
  6341. #define DMA2D_OPFCCR_CM_2 (0x4U << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000004 */
  6342. /******************** Bit definition for DMA2D_OCOLR register ***************/
  6343. /*!<Mode_ARGB8888/RGB888 */
  6344. #define DMA2D_OCOLR_BLUE_1 0x000000FFU /*!< BLUE Value */
  6345. #define DMA2D_OCOLR_GREEN_1 0x0000FF00U /*!< GREEN Value */
  6346. #define DMA2D_OCOLR_RED_1 0x00FF0000U /*!< Red Value */
  6347. #define DMA2D_OCOLR_ALPHA_1 0xFF000000U /*!< Alpha Channel Value */
  6348. /*!<Mode_RGB565 */
  6349. #define DMA2D_OCOLR_BLUE_2 0x0000001FU /*!< BLUE Value */
  6350. #define DMA2D_OCOLR_GREEN_2 0x000007E0U /*!< GREEN Value */
  6351. #define DMA2D_OCOLR_RED_2 0x0000F800U /*!< Red Value */
  6352. /*!<Mode_ARGB1555 */
  6353. #define DMA2D_OCOLR_BLUE_3 0x0000001FU /*!< BLUE Value */
  6354. #define DMA2D_OCOLR_GREEN_3 0x000003E0U /*!< GREEN Value */
  6355. #define DMA2D_OCOLR_RED_3 0x00007C00U /*!< Red Value */
  6356. #define DMA2D_OCOLR_ALPHA_3 0x00008000U /*!< Alpha Channel Value */
  6357. /*!<Mode_ARGB4444 */
  6358. #define DMA2D_OCOLR_BLUE_4 0x0000000FU /*!< BLUE Value */
  6359. #define DMA2D_OCOLR_GREEN_4 0x000000F0U /*!< GREEN Value */
  6360. #define DMA2D_OCOLR_RED_4 0x00000F00U /*!< Red Value */
  6361. #define DMA2D_OCOLR_ALPHA_4 0x0000F000U /*!< Alpha Channel Value */
  6362. /******************** Bit definition for DMA2D_OMAR register ****************/
  6363. #define DMA2D_OMAR_MA_Pos (0U)
  6364. #define DMA2D_OMAR_MA_Msk (0xFFFFFFFFU << DMA2D_OMAR_MA_Pos) /*!< 0xFFFFFFFF */
  6365. #define DMA2D_OMAR_MA DMA2D_OMAR_MA_Msk /*!< Memory Address */
  6366. /******************** Bit definition for DMA2D_OOR register *****************/
  6367. #define DMA2D_OOR_LO_Pos (0U)
  6368. #define DMA2D_OOR_LO_Msk (0x3FFFU << DMA2D_OOR_LO_Pos) /*!< 0x00003FFF */
  6369. #define DMA2D_OOR_LO DMA2D_OOR_LO_Msk /*!< Line Offset */
  6370. /******************** Bit definition for DMA2D_NLR register *****************/
  6371. #define DMA2D_NLR_NL_Pos (0U)
  6372. #define DMA2D_NLR_NL_Msk (0xFFFFU << DMA2D_NLR_NL_Pos) /*!< 0x0000FFFF */
  6373. #define DMA2D_NLR_NL DMA2D_NLR_NL_Msk /*!< Number of Lines */
  6374. #define DMA2D_NLR_PL_Pos (16U)
  6375. #define DMA2D_NLR_PL_Msk (0x3FFFU << DMA2D_NLR_PL_Pos) /*!< 0x3FFF0000 */
  6376. #define DMA2D_NLR_PL DMA2D_NLR_PL_Msk /*!< Pixel per Lines */
  6377. /******************** Bit definition for DMA2D_LWR register *****************/
  6378. #define DMA2D_LWR_LW_Pos (0U)
  6379. #define DMA2D_LWR_LW_Msk (0xFFFFU << DMA2D_LWR_LW_Pos) /*!< 0x0000FFFF */
  6380. #define DMA2D_LWR_LW DMA2D_LWR_LW_Msk /*!< Line Watermark */
  6381. /******************** Bit definition for DMA2D_AMTCR register ***************/
  6382. #define DMA2D_AMTCR_EN_Pos (0U)
  6383. #define DMA2D_AMTCR_EN_Msk (0x1U << DMA2D_AMTCR_EN_Pos) /*!< 0x00000001 */
  6384. #define DMA2D_AMTCR_EN DMA2D_AMTCR_EN_Msk /*!< Enable */
  6385. #define DMA2D_AMTCR_DT_Pos (8U)
  6386. #define DMA2D_AMTCR_DT_Msk (0xFFU << DMA2D_AMTCR_DT_Pos) /*!< 0x0000FF00 */
  6387. #define DMA2D_AMTCR_DT DMA2D_AMTCR_DT_Msk /*!< Dead Time */
  6388. /******************** Bit definition for DMA2D_FGCLUT register **************/
  6389. /******************** Bit definition for DMA2D_BGCLUT register **************/
  6390. /******************************************************************************/
  6391. /* */
  6392. /* External Interrupt/Event Controller */
  6393. /* */
  6394. /******************************************************************************/
  6395. /******************* Bit definition for EXTI_IMR register *******************/
  6396. #define EXTI_IMR_MR0_Pos (0U)
  6397. #define EXTI_IMR_MR0_Msk (0x1U << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */
  6398. #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */
  6399. #define EXTI_IMR_MR1_Pos (1U)
  6400. #define EXTI_IMR_MR1_Msk (0x1U << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */
  6401. #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */
  6402. #define EXTI_IMR_MR2_Pos (2U)
  6403. #define EXTI_IMR_MR2_Msk (0x1U << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */
  6404. #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */
  6405. #define EXTI_IMR_MR3_Pos (3U)
  6406. #define EXTI_IMR_MR3_Msk (0x1U << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */
  6407. #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */
  6408. #define EXTI_IMR_MR4_Pos (4U)
  6409. #define EXTI_IMR_MR4_Msk (0x1U << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */
  6410. #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */
  6411. #define EXTI_IMR_MR5_Pos (5U)
  6412. #define EXTI_IMR_MR5_Msk (0x1U << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */
  6413. #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */
  6414. #define EXTI_IMR_MR6_Pos (6U)
  6415. #define EXTI_IMR_MR6_Msk (0x1U << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */
  6416. #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */
  6417. #define EXTI_IMR_MR7_Pos (7U)
  6418. #define EXTI_IMR_MR7_Msk (0x1U << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */
  6419. #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */
  6420. #define EXTI_IMR_MR8_Pos (8U)
  6421. #define EXTI_IMR_MR8_Msk (0x1U << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */
  6422. #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */
  6423. #define EXTI_IMR_MR9_Pos (9U)
  6424. #define EXTI_IMR_MR9_Msk (0x1U << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */
  6425. #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */
  6426. #define EXTI_IMR_MR10_Pos (10U)
  6427. #define EXTI_IMR_MR10_Msk (0x1U << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */
  6428. #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */
  6429. #define EXTI_IMR_MR11_Pos (11U)
  6430. #define EXTI_IMR_MR11_Msk (0x1U << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */
  6431. #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */
  6432. #define EXTI_IMR_MR12_Pos (12U)
  6433. #define EXTI_IMR_MR12_Msk (0x1U << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */
  6434. #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */
  6435. #define EXTI_IMR_MR13_Pos (13U)
  6436. #define EXTI_IMR_MR13_Msk (0x1U << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */
  6437. #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */
  6438. #define EXTI_IMR_MR14_Pos (14U)
  6439. #define EXTI_IMR_MR14_Msk (0x1U << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */
  6440. #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */
  6441. #define EXTI_IMR_MR15_Pos (15U)
  6442. #define EXTI_IMR_MR15_Msk (0x1U << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */
  6443. #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */
  6444. #define EXTI_IMR_MR16_Pos (16U)
  6445. #define EXTI_IMR_MR16_Msk (0x1U << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */
  6446. #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */
  6447. #define EXTI_IMR_MR17_Pos (17U)
  6448. #define EXTI_IMR_MR17_Msk (0x1U << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */
  6449. #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */
  6450. #define EXTI_IMR_MR18_Pos (18U)
  6451. #define EXTI_IMR_MR18_Msk (0x1U << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */
  6452. #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */
  6453. #define EXTI_IMR_MR19_Pos (19U)
  6454. #define EXTI_IMR_MR19_Msk (0x1U << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */
  6455. #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */
  6456. #define EXTI_IMR_MR20_Pos (20U)
  6457. #define EXTI_IMR_MR20_Msk (0x1U << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */
  6458. #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */
  6459. #define EXTI_IMR_MR21_Pos (21U)
  6460. #define EXTI_IMR_MR21_Msk (0x1U << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */
  6461. #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */
  6462. #define EXTI_IMR_MR22_Pos (22U)
  6463. #define EXTI_IMR_MR22_Msk (0x1U << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */
  6464. #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */
  6465. #define EXTI_IMR_MR23_Pos (23U)
  6466. #define EXTI_IMR_MR23_Msk (0x1U << EXTI_IMR_MR23_Pos) /*!< 0x00800000 */
  6467. #define EXTI_IMR_MR23 EXTI_IMR_MR23_Msk /*!< Interrupt Mask on line 23 */
  6468. /* Reference Defines */
  6469. #define EXTI_IMR_IM0 EXTI_IMR_MR0
  6470. #define EXTI_IMR_IM1 EXTI_IMR_MR1
  6471. #define EXTI_IMR_IM2 EXTI_IMR_MR2
  6472. #define EXTI_IMR_IM3 EXTI_IMR_MR3
  6473. #define EXTI_IMR_IM4 EXTI_IMR_MR4
  6474. #define EXTI_IMR_IM5 EXTI_IMR_MR5
  6475. #define EXTI_IMR_IM6 EXTI_IMR_MR6
  6476. #define EXTI_IMR_IM7 EXTI_IMR_MR7
  6477. #define EXTI_IMR_IM8 EXTI_IMR_MR8
  6478. #define EXTI_IMR_IM9 EXTI_IMR_MR9
  6479. #define EXTI_IMR_IM10 EXTI_IMR_MR10
  6480. #define EXTI_IMR_IM11 EXTI_IMR_MR11
  6481. #define EXTI_IMR_IM12 EXTI_IMR_MR12
  6482. #define EXTI_IMR_IM13 EXTI_IMR_MR13
  6483. #define EXTI_IMR_IM14 EXTI_IMR_MR14
  6484. #define EXTI_IMR_IM15 EXTI_IMR_MR15
  6485. #define EXTI_IMR_IM16 EXTI_IMR_MR16
  6486. #define EXTI_IMR_IM17 EXTI_IMR_MR17
  6487. #define EXTI_IMR_IM18 EXTI_IMR_MR18
  6488. #define EXTI_IMR_IM19 EXTI_IMR_MR19
  6489. #define EXTI_IMR_IM20 EXTI_IMR_MR20
  6490. #define EXTI_IMR_IM21 EXTI_IMR_MR21
  6491. #define EXTI_IMR_IM22 EXTI_IMR_MR22
  6492. #define EXTI_IMR_IM23 EXTI_IMR_MR23
  6493. #define EXTI_IMR_IM_Pos (0U)
  6494. #define EXTI_IMR_IM_Msk (0xFFFFFFU << EXTI_IMR_IM_Pos) /*!< 0x00FFFFFF */
  6495. #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
  6496. /******************* Bit definition for EXTI_EMR register *******************/
  6497. #define EXTI_EMR_MR0_Pos (0U)
  6498. #define EXTI_EMR_MR0_Msk (0x1U << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */
  6499. #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */
  6500. #define EXTI_EMR_MR1_Pos (1U)
  6501. #define EXTI_EMR_MR1_Msk (0x1U << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */
  6502. #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */
  6503. #define EXTI_EMR_MR2_Pos (2U)
  6504. #define EXTI_EMR_MR2_Msk (0x1U << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */
  6505. #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */
  6506. #define EXTI_EMR_MR3_Pos (3U)
  6507. #define EXTI_EMR_MR3_Msk (0x1U << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */
  6508. #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */
  6509. #define EXTI_EMR_MR4_Pos (4U)
  6510. #define EXTI_EMR_MR4_Msk (0x1U << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */
  6511. #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */
  6512. #define EXTI_EMR_MR5_Pos (5U)
  6513. #define EXTI_EMR_MR5_Msk (0x1U << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */
  6514. #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */
  6515. #define EXTI_EMR_MR6_Pos (6U)
  6516. #define EXTI_EMR_MR6_Msk (0x1U << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */
  6517. #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */
  6518. #define EXTI_EMR_MR7_Pos (7U)
  6519. #define EXTI_EMR_MR7_Msk (0x1U << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */
  6520. #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */
  6521. #define EXTI_EMR_MR8_Pos (8U)
  6522. #define EXTI_EMR_MR8_Msk (0x1U << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */
  6523. #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */
  6524. #define EXTI_EMR_MR9_Pos (9U)
  6525. #define EXTI_EMR_MR9_Msk (0x1U << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */
  6526. #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */
  6527. #define EXTI_EMR_MR10_Pos (10U)
  6528. #define EXTI_EMR_MR10_Msk (0x1U << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */
  6529. #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */
  6530. #define EXTI_EMR_MR11_Pos (11U)
  6531. #define EXTI_EMR_MR11_Msk (0x1U << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */
  6532. #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */
  6533. #define EXTI_EMR_MR12_Pos (12U)
  6534. #define EXTI_EMR_MR12_Msk (0x1U << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */
  6535. #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */
  6536. #define EXTI_EMR_MR13_Pos (13U)
  6537. #define EXTI_EMR_MR13_Msk (0x1U << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */
  6538. #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */
  6539. #define EXTI_EMR_MR14_Pos (14U)
  6540. #define EXTI_EMR_MR14_Msk (0x1U << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */
  6541. #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */
  6542. #define EXTI_EMR_MR15_Pos (15U)
  6543. #define EXTI_EMR_MR15_Msk (0x1U << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */
  6544. #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */
  6545. #define EXTI_EMR_MR16_Pos (16U)
  6546. #define EXTI_EMR_MR16_Msk (0x1U << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */
  6547. #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */
  6548. #define EXTI_EMR_MR17_Pos (17U)
  6549. #define EXTI_EMR_MR17_Msk (0x1U << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */
  6550. #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */
  6551. #define EXTI_EMR_MR18_Pos (18U)
  6552. #define EXTI_EMR_MR18_Msk (0x1U << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */
  6553. #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */
  6554. #define EXTI_EMR_MR19_Pos (19U)
  6555. #define EXTI_EMR_MR19_Msk (0x1U << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */
  6556. #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */
  6557. #define EXTI_EMR_MR20_Pos (20U)
  6558. #define EXTI_EMR_MR20_Msk (0x1U << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */
  6559. #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */
  6560. #define EXTI_EMR_MR21_Pos (21U)
  6561. #define EXTI_EMR_MR21_Msk (0x1U << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */
  6562. #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */
  6563. #define EXTI_EMR_MR22_Pos (22U)
  6564. #define EXTI_EMR_MR22_Msk (0x1U << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */
  6565. #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */
  6566. #define EXTI_EMR_MR23_Pos (23U)
  6567. #define EXTI_EMR_MR23_Msk (0x1U << EXTI_EMR_MR23_Pos) /*!< 0x00800000 */
  6568. #define EXTI_EMR_MR23 EXTI_EMR_MR23_Msk /*!< Event Mask on line 23 */
  6569. /* Reference Defines */
  6570. #define EXTI_EMR_EM0 EXTI_EMR_MR0
  6571. #define EXTI_EMR_EM1 EXTI_EMR_MR1
  6572. #define EXTI_EMR_EM2 EXTI_EMR_MR2
  6573. #define EXTI_EMR_EM3 EXTI_EMR_MR3
  6574. #define EXTI_EMR_EM4 EXTI_EMR_MR4
  6575. #define EXTI_EMR_EM5 EXTI_EMR_MR5
  6576. #define EXTI_EMR_EM6 EXTI_EMR_MR6
  6577. #define EXTI_EMR_EM7 EXTI_EMR_MR7
  6578. #define EXTI_EMR_EM8 EXTI_EMR_MR8
  6579. #define EXTI_EMR_EM9 EXTI_EMR_MR9
  6580. #define EXTI_EMR_EM10 EXTI_EMR_MR10
  6581. #define EXTI_EMR_EM11 EXTI_EMR_MR11
  6582. #define EXTI_EMR_EM12 EXTI_EMR_MR12
  6583. #define EXTI_EMR_EM13 EXTI_EMR_MR13
  6584. #define EXTI_EMR_EM14 EXTI_EMR_MR14
  6585. #define EXTI_EMR_EM15 EXTI_EMR_MR15
  6586. #define EXTI_EMR_EM16 EXTI_EMR_MR16
  6587. #define EXTI_EMR_EM17 EXTI_EMR_MR17
  6588. #define EXTI_EMR_EM18 EXTI_EMR_MR18
  6589. #define EXTI_EMR_EM19 EXTI_EMR_MR19
  6590. #define EXTI_EMR_EM20 EXTI_EMR_MR20
  6591. #define EXTI_EMR_EM21 EXTI_EMR_MR21
  6592. #define EXTI_EMR_EM22 EXTI_EMR_MR22
  6593. #define EXTI_EMR_EM23 EXTI_EMR_MR23
  6594. /****************** Bit definition for EXTI_RTSR register *******************/
  6595. #define EXTI_RTSR_TR0_Pos (0U)
  6596. #define EXTI_RTSR_TR0_Msk (0x1U << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */
  6597. #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */
  6598. #define EXTI_RTSR_TR1_Pos (1U)
  6599. #define EXTI_RTSR_TR1_Msk (0x1U << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */
  6600. #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */
  6601. #define EXTI_RTSR_TR2_Pos (2U)
  6602. #define EXTI_RTSR_TR2_Msk (0x1U << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */
  6603. #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */
  6604. #define EXTI_RTSR_TR3_Pos (3U)
  6605. #define EXTI_RTSR_TR3_Msk (0x1U << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */
  6606. #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */
  6607. #define EXTI_RTSR_TR4_Pos (4U)
  6608. #define EXTI_RTSR_TR4_Msk (0x1U << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */
  6609. #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */
  6610. #define EXTI_RTSR_TR5_Pos (5U)
  6611. #define EXTI_RTSR_TR5_Msk (0x1U << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */
  6612. #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */
  6613. #define EXTI_RTSR_TR6_Pos (6U)
  6614. #define EXTI_RTSR_TR6_Msk (0x1U << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */
  6615. #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */
  6616. #define EXTI_RTSR_TR7_Pos (7U)
  6617. #define EXTI_RTSR_TR7_Msk (0x1U << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */
  6618. #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */
  6619. #define EXTI_RTSR_TR8_Pos (8U)
  6620. #define EXTI_RTSR_TR8_Msk (0x1U << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */
  6621. #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */
  6622. #define EXTI_RTSR_TR9_Pos (9U)
  6623. #define EXTI_RTSR_TR9_Msk (0x1U << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */
  6624. #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */
  6625. #define EXTI_RTSR_TR10_Pos (10U)
  6626. #define EXTI_RTSR_TR10_Msk (0x1U << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */
  6627. #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */
  6628. #define EXTI_RTSR_TR11_Pos (11U)
  6629. #define EXTI_RTSR_TR11_Msk (0x1U << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */
  6630. #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */
  6631. #define EXTI_RTSR_TR12_Pos (12U)
  6632. #define EXTI_RTSR_TR12_Msk (0x1U << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */
  6633. #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */
  6634. #define EXTI_RTSR_TR13_Pos (13U)
  6635. #define EXTI_RTSR_TR13_Msk (0x1U << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */
  6636. #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */
  6637. #define EXTI_RTSR_TR14_Pos (14U)
  6638. #define EXTI_RTSR_TR14_Msk (0x1U << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */
  6639. #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */
  6640. #define EXTI_RTSR_TR15_Pos (15U)
  6641. #define EXTI_RTSR_TR15_Msk (0x1U << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */
  6642. #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */
  6643. #define EXTI_RTSR_TR16_Pos (16U)
  6644. #define EXTI_RTSR_TR16_Msk (0x1U << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */
  6645. #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */
  6646. #define EXTI_RTSR_TR17_Pos (17U)
  6647. #define EXTI_RTSR_TR17_Msk (0x1U << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */
  6648. #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */
  6649. #define EXTI_RTSR_TR18_Pos (18U)
  6650. #define EXTI_RTSR_TR18_Msk (0x1U << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */
  6651. #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */
  6652. #define EXTI_RTSR_TR19_Pos (19U)
  6653. #define EXTI_RTSR_TR19_Msk (0x1U << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */
  6654. #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */
  6655. #define EXTI_RTSR_TR20_Pos (20U)
  6656. #define EXTI_RTSR_TR20_Msk (0x1U << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */
  6657. #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */
  6658. #define EXTI_RTSR_TR21_Pos (21U)
  6659. #define EXTI_RTSR_TR21_Msk (0x1U << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */
  6660. #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */
  6661. #define EXTI_RTSR_TR22_Pos (22U)
  6662. #define EXTI_RTSR_TR22_Msk (0x1U << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */
  6663. #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */
  6664. #define EXTI_RTSR_TR23_Pos (23U)
  6665. #define EXTI_RTSR_TR23_Msk (0x1U << EXTI_RTSR_TR23_Pos) /*!< 0x00800000 */
  6666. #define EXTI_RTSR_TR23 EXTI_RTSR_TR23_Msk /*!< Rising trigger event configuration bit of line 23 */
  6667. /****************** Bit definition for EXTI_FTSR register *******************/
  6668. #define EXTI_FTSR_TR0_Pos (0U)
  6669. #define EXTI_FTSR_TR0_Msk (0x1U << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */
  6670. #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */
  6671. #define EXTI_FTSR_TR1_Pos (1U)
  6672. #define EXTI_FTSR_TR1_Msk (0x1U << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */
  6673. #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */
  6674. #define EXTI_FTSR_TR2_Pos (2U)
  6675. #define EXTI_FTSR_TR2_Msk (0x1U << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */
  6676. #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */
  6677. #define EXTI_FTSR_TR3_Pos (3U)
  6678. #define EXTI_FTSR_TR3_Msk (0x1U << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */
  6679. #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */
  6680. #define EXTI_FTSR_TR4_Pos (4U)
  6681. #define EXTI_FTSR_TR4_Msk (0x1U << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */
  6682. #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */
  6683. #define EXTI_FTSR_TR5_Pos (5U)
  6684. #define EXTI_FTSR_TR5_Msk (0x1U << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */
  6685. #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */
  6686. #define EXTI_FTSR_TR6_Pos (6U)
  6687. #define EXTI_FTSR_TR6_Msk (0x1U << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */
  6688. #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */
  6689. #define EXTI_FTSR_TR7_Pos (7U)
  6690. #define EXTI_FTSR_TR7_Msk (0x1U << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */
  6691. #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */
  6692. #define EXTI_FTSR_TR8_Pos (8U)
  6693. #define EXTI_FTSR_TR8_Msk (0x1U << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */
  6694. #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */
  6695. #define EXTI_FTSR_TR9_Pos (9U)
  6696. #define EXTI_FTSR_TR9_Msk (0x1U << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */
  6697. #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */
  6698. #define EXTI_FTSR_TR10_Pos (10U)
  6699. #define EXTI_FTSR_TR10_Msk (0x1U << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */
  6700. #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */
  6701. #define EXTI_FTSR_TR11_Pos (11U)
  6702. #define EXTI_FTSR_TR11_Msk (0x1U << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */
  6703. #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */
  6704. #define EXTI_FTSR_TR12_Pos (12U)
  6705. #define EXTI_FTSR_TR12_Msk (0x1U << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */
  6706. #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */
  6707. #define EXTI_FTSR_TR13_Pos (13U)
  6708. #define EXTI_FTSR_TR13_Msk (0x1U << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */
  6709. #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */
  6710. #define EXTI_FTSR_TR14_Pos (14U)
  6711. #define EXTI_FTSR_TR14_Msk (0x1U << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */
  6712. #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */
  6713. #define EXTI_FTSR_TR15_Pos (15U)
  6714. #define EXTI_FTSR_TR15_Msk (0x1U << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */
  6715. #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */
  6716. #define EXTI_FTSR_TR16_Pos (16U)
  6717. #define EXTI_FTSR_TR16_Msk (0x1U << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */
  6718. #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */
  6719. #define EXTI_FTSR_TR17_Pos (17U)
  6720. #define EXTI_FTSR_TR17_Msk (0x1U << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */
  6721. #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */
  6722. #define EXTI_FTSR_TR18_Pos (18U)
  6723. #define EXTI_FTSR_TR18_Msk (0x1U << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */
  6724. #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */
  6725. #define EXTI_FTSR_TR19_Pos (19U)
  6726. #define EXTI_FTSR_TR19_Msk (0x1U << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */
  6727. #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */
  6728. #define EXTI_FTSR_TR20_Pos (20U)
  6729. #define EXTI_FTSR_TR20_Msk (0x1U << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */
  6730. #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */
  6731. #define EXTI_FTSR_TR21_Pos (21U)
  6732. #define EXTI_FTSR_TR21_Msk (0x1U << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */
  6733. #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */
  6734. #define EXTI_FTSR_TR22_Pos (22U)
  6735. #define EXTI_FTSR_TR22_Msk (0x1U << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */
  6736. #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */
  6737. #define EXTI_FTSR_TR23_Pos (23U)
  6738. #define EXTI_FTSR_TR23_Msk (0x1U << EXTI_FTSR_TR23_Pos) /*!< 0x00800000 */
  6739. #define EXTI_FTSR_TR23 EXTI_FTSR_TR23_Msk /*!< Falling trigger event configuration bit of line 23 */
  6740. /****************** Bit definition for EXTI_SWIER register ******************/
  6741. #define EXTI_SWIER_SWIER0_Pos (0U)
  6742. #define EXTI_SWIER_SWIER0_Msk (0x1U << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */
  6743. #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */
  6744. #define EXTI_SWIER_SWIER1_Pos (1U)
  6745. #define EXTI_SWIER_SWIER1_Msk (0x1U << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */
  6746. #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */
  6747. #define EXTI_SWIER_SWIER2_Pos (2U)
  6748. #define EXTI_SWIER_SWIER2_Msk (0x1U << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */
  6749. #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */
  6750. #define EXTI_SWIER_SWIER3_Pos (3U)
  6751. #define EXTI_SWIER_SWIER3_Msk (0x1U << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */
  6752. #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */
  6753. #define EXTI_SWIER_SWIER4_Pos (4U)
  6754. #define EXTI_SWIER_SWIER4_Msk (0x1U << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */
  6755. #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */
  6756. #define EXTI_SWIER_SWIER5_Pos (5U)
  6757. #define EXTI_SWIER_SWIER5_Msk (0x1U << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */
  6758. #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */
  6759. #define EXTI_SWIER_SWIER6_Pos (6U)
  6760. #define EXTI_SWIER_SWIER6_Msk (0x1U << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */
  6761. #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */
  6762. #define EXTI_SWIER_SWIER7_Pos (7U)
  6763. #define EXTI_SWIER_SWIER7_Msk (0x1U << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */
  6764. #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */
  6765. #define EXTI_SWIER_SWIER8_Pos (8U)
  6766. #define EXTI_SWIER_SWIER8_Msk (0x1U << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */
  6767. #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */
  6768. #define EXTI_SWIER_SWIER9_Pos (9U)
  6769. #define EXTI_SWIER_SWIER9_Msk (0x1U << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */
  6770. #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */
  6771. #define EXTI_SWIER_SWIER10_Pos (10U)
  6772. #define EXTI_SWIER_SWIER10_Msk (0x1U << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */
  6773. #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */
  6774. #define EXTI_SWIER_SWIER11_Pos (11U)
  6775. #define EXTI_SWIER_SWIER11_Msk (0x1U << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */
  6776. #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */
  6777. #define EXTI_SWIER_SWIER12_Pos (12U)
  6778. #define EXTI_SWIER_SWIER12_Msk (0x1U << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */
  6779. #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */
  6780. #define EXTI_SWIER_SWIER13_Pos (13U)
  6781. #define EXTI_SWIER_SWIER13_Msk (0x1U << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */
  6782. #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */
  6783. #define EXTI_SWIER_SWIER14_Pos (14U)
  6784. #define EXTI_SWIER_SWIER14_Msk (0x1U << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */
  6785. #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */
  6786. #define EXTI_SWIER_SWIER15_Pos (15U)
  6787. #define EXTI_SWIER_SWIER15_Msk (0x1U << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */
  6788. #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */
  6789. #define EXTI_SWIER_SWIER16_Pos (16U)
  6790. #define EXTI_SWIER_SWIER16_Msk (0x1U << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */
  6791. #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */
  6792. #define EXTI_SWIER_SWIER17_Pos (17U)
  6793. #define EXTI_SWIER_SWIER17_Msk (0x1U << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */
  6794. #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */
  6795. #define EXTI_SWIER_SWIER18_Pos (18U)
  6796. #define EXTI_SWIER_SWIER18_Msk (0x1U << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */
  6797. #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */
  6798. #define EXTI_SWIER_SWIER19_Pos (19U)
  6799. #define EXTI_SWIER_SWIER19_Msk (0x1U << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */
  6800. #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */
  6801. #define EXTI_SWIER_SWIER20_Pos (20U)
  6802. #define EXTI_SWIER_SWIER20_Msk (0x1U << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */
  6803. #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */
  6804. #define EXTI_SWIER_SWIER21_Pos (21U)
  6805. #define EXTI_SWIER_SWIER21_Msk (0x1U << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */
  6806. #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */
  6807. #define EXTI_SWIER_SWIER22_Pos (22U)
  6808. #define EXTI_SWIER_SWIER22_Msk (0x1U << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */
  6809. #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */
  6810. #define EXTI_SWIER_SWIER23_Pos (23U)
  6811. #define EXTI_SWIER_SWIER23_Msk (0x1U << EXTI_SWIER_SWIER23_Pos) /*!< 0x00800000 */
  6812. #define EXTI_SWIER_SWIER23 EXTI_SWIER_SWIER23_Msk /*!< Software Interrupt on line 23 */
  6813. /******************* Bit definition for EXTI_PR register ********************/
  6814. #define EXTI_PR_PR0_Pos (0U)
  6815. #define EXTI_PR_PR0_Msk (0x1U << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
  6816. #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */
  6817. #define EXTI_PR_PR1_Pos (1U)
  6818. #define EXTI_PR_PR1_Msk (0x1U << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
  6819. #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */
  6820. #define EXTI_PR_PR2_Pos (2U)
  6821. #define EXTI_PR_PR2_Msk (0x1U << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
  6822. #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */
  6823. #define EXTI_PR_PR3_Pos (3U)
  6824. #define EXTI_PR_PR3_Msk (0x1U << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
  6825. #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */
  6826. #define EXTI_PR_PR4_Pos (4U)
  6827. #define EXTI_PR_PR4_Msk (0x1U << EXTI_PR_PR4_Pos) /*!< 0x00000010 */
  6828. #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */
  6829. #define EXTI_PR_PR5_Pos (5U)
  6830. #define EXTI_PR_PR5_Msk (0x1U << EXTI_PR_PR5_Pos) /*!< 0x00000020 */
  6831. #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */
  6832. #define EXTI_PR_PR6_Pos (6U)
  6833. #define EXTI_PR_PR6_Msk (0x1U << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
  6834. #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */
  6835. #define EXTI_PR_PR7_Pos (7U)
  6836. #define EXTI_PR_PR7_Msk (0x1U << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
  6837. #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */
  6838. #define EXTI_PR_PR8_Pos (8U)
  6839. #define EXTI_PR_PR8_Msk (0x1U << EXTI_PR_PR8_Pos) /*!< 0x00000100 */
  6840. #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */
  6841. #define EXTI_PR_PR9_Pos (9U)
  6842. #define EXTI_PR_PR9_Msk (0x1U << EXTI_PR_PR9_Pos) /*!< 0x00000200 */
  6843. #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */
  6844. #define EXTI_PR_PR10_Pos (10U)
  6845. #define EXTI_PR_PR10_Msk (0x1U << EXTI_PR_PR10_Pos) /*!< 0x00000400 */
  6846. #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */
  6847. #define EXTI_PR_PR11_Pos (11U)
  6848. #define EXTI_PR_PR11_Msk (0x1U << EXTI_PR_PR11_Pos) /*!< 0x00000800 */
  6849. #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */
  6850. #define EXTI_PR_PR12_Pos (12U)
  6851. #define EXTI_PR_PR12_Msk (0x1U << EXTI_PR_PR12_Pos) /*!< 0x00001000 */
  6852. #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */
  6853. #define EXTI_PR_PR13_Pos (13U)
  6854. #define EXTI_PR_PR13_Msk (0x1U << EXTI_PR_PR13_Pos) /*!< 0x00002000 */
  6855. #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */
  6856. #define EXTI_PR_PR14_Pos (14U)
  6857. #define EXTI_PR_PR14_Msk (0x1U << EXTI_PR_PR14_Pos) /*!< 0x00004000 */
  6858. #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */
  6859. #define EXTI_PR_PR15_Pos (15U)
  6860. #define EXTI_PR_PR15_Msk (0x1U << EXTI_PR_PR15_Pos) /*!< 0x00008000 */
  6861. #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */
  6862. #define EXTI_PR_PR16_Pos (16U)
  6863. #define EXTI_PR_PR16_Msk (0x1U << EXTI_PR_PR16_Pos) /*!< 0x00010000 */
  6864. #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */
  6865. #define EXTI_PR_PR17_Pos (17U)
  6866. #define EXTI_PR_PR17_Msk (0x1U << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
  6867. #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */
  6868. #define EXTI_PR_PR18_Pos (18U)
  6869. #define EXTI_PR_PR18_Msk (0x1U << EXTI_PR_PR18_Pos) /*!< 0x00040000 */
  6870. #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */
  6871. #define EXTI_PR_PR19_Pos (19U)
  6872. #define EXTI_PR_PR19_Msk (0x1U << EXTI_PR_PR19_Pos) /*!< 0x00080000 */
  6873. #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */
  6874. #define EXTI_PR_PR20_Pos (20U)
  6875. #define EXTI_PR_PR20_Msk (0x1U << EXTI_PR_PR20_Pos) /*!< 0x00100000 */
  6876. #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit for line 20 */
  6877. #define EXTI_PR_PR21_Pos (21U)
  6878. #define EXTI_PR_PR21_Msk (0x1U << EXTI_PR_PR21_Pos) /*!< 0x00200000 */
  6879. #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit for line 21 */
  6880. #define EXTI_PR_PR22_Pos (22U)
  6881. #define EXTI_PR_PR22_Msk (0x1U << EXTI_PR_PR22_Pos) /*!< 0x00400000 */
  6882. #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit for line 22 */
  6883. #define EXTI_PR_PR23_Pos (23U)
  6884. #define EXTI_PR_PR23_Msk (0x1U << EXTI_PR_PR23_Pos) /*!< 0x00800000 */
  6885. #define EXTI_PR_PR23 EXTI_PR_PR23_Msk /*!< Pending bit for line 23 */
  6886. /******************************************************************************/
  6887. /* */
  6888. /* FLASH */
  6889. /* */
  6890. /******************************************************************************/
  6891. /*
  6892. * @brief FLASH Total Sectors Number
  6893. */
  6894. #define FLASH_SECTOR_TOTAL 8
  6895. /******************* Bits definition for FLASH_ACR register *****************/
  6896. #define FLASH_ACR_LATENCY_Pos (0U)
  6897. #define FLASH_ACR_LATENCY_Msk (0xFU << FLASH_ACR_LATENCY_Pos) /*!< 0x0000000F */
  6898. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
  6899. #define FLASH_ACR_LATENCY_0WS 0x00000000U
  6900. #define FLASH_ACR_LATENCY_1WS 0x00000001U
  6901. #define FLASH_ACR_LATENCY_2WS 0x00000002U
  6902. #define FLASH_ACR_LATENCY_3WS 0x00000003U
  6903. #define FLASH_ACR_LATENCY_4WS 0x00000004U
  6904. #define FLASH_ACR_LATENCY_5WS 0x00000005U
  6905. #define FLASH_ACR_LATENCY_6WS 0x00000006U
  6906. #define FLASH_ACR_LATENCY_7WS 0x00000007U
  6907. #define FLASH_ACR_LATENCY_8WS 0x00000008U
  6908. #define FLASH_ACR_LATENCY_9WS 0x00000009U
  6909. #define FLASH_ACR_LATENCY_10WS 0x0000000AU
  6910. #define FLASH_ACR_LATENCY_11WS 0x0000000BU
  6911. #define FLASH_ACR_LATENCY_12WS 0x0000000CU
  6912. #define FLASH_ACR_LATENCY_13WS 0x0000000DU
  6913. #define FLASH_ACR_LATENCY_14WS 0x0000000EU
  6914. #define FLASH_ACR_LATENCY_15WS 0x0000000FU
  6915. #define FLASH_ACR_PRFTEN_Pos (8U)
  6916. #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
  6917. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
  6918. #define FLASH_ACR_ARTEN_Pos (9U)
  6919. #define FLASH_ACR_ARTEN_Msk (0x1U << FLASH_ACR_ARTEN_Pos) /*!< 0x00000200 */
  6920. #define FLASH_ACR_ARTEN FLASH_ACR_ARTEN_Msk
  6921. #define FLASH_ACR_ARTRST_Pos (11U)
  6922. #define FLASH_ACR_ARTRST_Msk (0x1U << FLASH_ACR_ARTRST_Pos) /*!< 0x00000800 */
  6923. #define FLASH_ACR_ARTRST FLASH_ACR_ARTRST_Msk
  6924. /******************* Bits definition for FLASH_SR register ******************/
  6925. #define FLASH_SR_EOP_Pos (0U)
  6926. #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
  6927. #define FLASH_SR_EOP FLASH_SR_EOP_Msk
  6928. #define FLASH_SR_OPERR_Pos (1U)
  6929. #define FLASH_SR_OPERR_Msk (0x1U << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */
  6930. #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk
  6931. #define FLASH_SR_WRPERR_Pos (4U)
  6932. #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
  6933. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
  6934. #define FLASH_SR_PGAERR_Pos (5U)
  6935. #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */
  6936. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
  6937. #define FLASH_SR_PGPERR_Pos (6U)
  6938. #define FLASH_SR_PGPERR_Msk (0x1U << FLASH_SR_PGPERR_Pos) /*!< 0x00000040 */
  6939. #define FLASH_SR_PGPERR FLASH_SR_PGPERR_Msk
  6940. #define FLASH_SR_ERSERR_Pos (7U)
  6941. #define FLASH_SR_ERSERR_Msk (0x1U << FLASH_SR_ERSERR_Pos) /*!< 0x00000080 */
  6942. #define FLASH_SR_ERSERR FLASH_SR_ERSERR_Msk
  6943. #define FLASH_SR_BSY_Pos (16U)
  6944. #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00010000 */
  6945. #define FLASH_SR_BSY FLASH_SR_BSY_Msk
  6946. /******************* Bits definition for FLASH_CR register ******************/
  6947. #define FLASH_CR_PG_Pos (0U)
  6948. #define FLASH_CR_PG_Msk (0x1U << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  6949. #define FLASH_CR_PG FLASH_CR_PG_Msk
  6950. #define FLASH_CR_SER_Pos (1U)
  6951. #define FLASH_CR_SER_Msk (0x1U << FLASH_CR_SER_Pos) /*!< 0x00000002 */
  6952. #define FLASH_CR_SER FLASH_CR_SER_Msk
  6953. #define FLASH_CR_MER_Pos (2U)
  6954. #define FLASH_CR_MER_Msk (0x1U << FLASH_CR_MER_Pos) /*!< 0x00000004 */
  6955. #define FLASH_CR_MER FLASH_CR_MER_Msk
  6956. #define FLASH_CR_SNB_Pos (3U)
  6957. #define FLASH_CR_SNB_Msk (0xFU << FLASH_CR_SNB_Pos) /*!< 0x00000078 */
  6958. #define FLASH_CR_SNB FLASH_CR_SNB_Msk
  6959. #define FLASH_CR_SNB_0 0x00000008U
  6960. #define FLASH_CR_SNB_1 0x00000010U
  6961. #define FLASH_CR_SNB_2 0x00000020U
  6962. #define FLASH_CR_SNB_3 0x00000040U
  6963. #define FLASH_CR_PSIZE_Pos (8U)
  6964. #define FLASH_CR_PSIZE_Msk (0x3U << FLASH_CR_PSIZE_Pos) /*!< 0x00000300 */
  6965. #define FLASH_CR_PSIZE FLASH_CR_PSIZE_Msk
  6966. #define FLASH_CR_PSIZE_0 (0x1U << FLASH_CR_PSIZE_Pos) /*!< 0x00000100 */
  6967. #define FLASH_CR_PSIZE_1 (0x2U << FLASH_CR_PSIZE_Pos) /*!< 0x00000200 */
  6968. #define FLASH_CR_STRT_Pos (16U)
  6969. #define FLASH_CR_STRT_Msk (0x1U << FLASH_CR_STRT_Pos) /*!< 0x00010000 */
  6970. #define FLASH_CR_STRT FLASH_CR_STRT_Msk
  6971. #define FLASH_CR_EOPIE_Pos (24U)
  6972. #define FLASH_CR_EOPIE_Msk (0x1U << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
  6973. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
  6974. #define FLASH_CR_ERRIE_Pos (25U)
  6975. #define FLASH_CR_ERRIE_Msk (0x1U << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */
  6976. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
  6977. #define FLASH_CR_LOCK_Pos (31U)
  6978. #define FLASH_CR_LOCK_Msk (0x1U << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
  6979. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
  6980. /******************* Bits definition for FLASH_OPTCR register ***************/
  6981. #define FLASH_OPTCR_OPTLOCK_Pos (0U)
  6982. #define FLASH_OPTCR_OPTLOCK_Msk (0x1U << FLASH_OPTCR_OPTLOCK_Pos) /*!< 0x00000001 */
  6983. #define FLASH_OPTCR_OPTLOCK FLASH_OPTCR_OPTLOCK_Msk
  6984. #define FLASH_OPTCR_OPTSTRT_Pos (1U)
  6985. #define FLASH_OPTCR_OPTSTRT_Msk (0x1U << FLASH_OPTCR_OPTSTRT_Pos) /*!< 0x00000002 */
  6986. #define FLASH_OPTCR_OPTSTRT FLASH_OPTCR_OPTSTRT_Msk
  6987. #define FLASH_OPTCR_BOR_LEV_Pos (2U)
  6988. #define FLASH_OPTCR_BOR_LEV_Msk (0x3U << FLASH_OPTCR_BOR_LEV_Pos) /*!< 0x0000000C */
  6989. #define FLASH_OPTCR_BOR_LEV FLASH_OPTCR_BOR_LEV_Msk
  6990. #define FLASH_OPTCR_BOR_LEV_0 (0x1U << FLASH_OPTCR_BOR_LEV_Pos) /*!< 0x00000004 */
  6991. #define FLASH_OPTCR_BOR_LEV_1 (0x2U << FLASH_OPTCR_BOR_LEV_Pos) /*!< 0x00000008 */
  6992. #define FLASH_OPTCR_WWDG_SW_Pos (4U)
  6993. #define FLASH_OPTCR_WWDG_SW_Msk (0x1U << FLASH_OPTCR_WWDG_SW_Pos) /*!< 0x00000010 */
  6994. #define FLASH_OPTCR_WWDG_SW FLASH_OPTCR_WWDG_SW_Msk
  6995. #define FLASH_OPTCR_IWDG_SW_Pos (5U)
  6996. #define FLASH_OPTCR_IWDG_SW_Msk (0x1U << FLASH_OPTCR_IWDG_SW_Pos) /*!< 0x00000020 */
  6997. #define FLASH_OPTCR_IWDG_SW FLASH_OPTCR_IWDG_SW_Msk
  6998. #define FLASH_OPTCR_nRST_STOP_Pos (6U)
  6999. #define FLASH_OPTCR_nRST_STOP_Msk (0x1U << FLASH_OPTCR_nRST_STOP_Pos) /*!< 0x00000040 */
  7000. #define FLASH_OPTCR_nRST_STOP FLASH_OPTCR_nRST_STOP_Msk
  7001. #define FLASH_OPTCR_nRST_STDBY_Pos (7U)
  7002. #define FLASH_OPTCR_nRST_STDBY_Msk (0x1U << FLASH_OPTCR_nRST_STDBY_Pos) /*!< 0x00000080 */
  7003. #define FLASH_OPTCR_nRST_STDBY FLASH_OPTCR_nRST_STDBY_Msk
  7004. #define FLASH_OPTCR_RDP_Pos (8U)
  7005. #define FLASH_OPTCR_RDP_Msk (0xFFU << FLASH_OPTCR_RDP_Pos) /*!< 0x0000FF00 */
  7006. #define FLASH_OPTCR_RDP FLASH_OPTCR_RDP_Msk
  7007. #define FLASH_OPTCR_RDP_0 (0x01U << FLASH_OPTCR_RDP_Pos) /*!< 0x00000100 */
  7008. #define FLASH_OPTCR_RDP_1 (0x02U << FLASH_OPTCR_RDP_Pos) /*!< 0x00000200 */
  7009. #define FLASH_OPTCR_RDP_2 (0x04U << FLASH_OPTCR_RDP_Pos) /*!< 0x00000400 */
  7010. #define FLASH_OPTCR_RDP_3 (0x08U << FLASH_OPTCR_RDP_Pos) /*!< 0x00000800 */
  7011. #define FLASH_OPTCR_RDP_4 (0x10U << FLASH_OPTCR_RDP_Pos) /*!< 0x00001000 */
  7012. #define FLASH_OPTCR_RDP_5 (0x20U << FLASH_OPTCR_RDP_Pos) /*!< 0x00002000 */
  7013. #define FLASH_OPTCR_RDP_6 (0x40U << FLASH_OPTCR_RDP_Pos) /*!< 0x00004000 */
  7014. #define FLASH_OPTCR_RDP_7 (0x80U << FLASH_OPTCR_RDP_Pos) /*!< 0x00008000 */
  7015. #define FLASH_OPTCR_nWRP_Pos (16U)
  7016. #define FLASH_OPTCR_nWRP_Msk (0xFFU << FLASH_OPTCR_nWRP_Pos) /*!< 0x00FF0000 */
  7017. #define FLASH_OPTCR_nWRP FLASH_OPTCR_nWRP_Msk
  7018. #define FLASH_OPTCR_nWRP_0 0x00010000U
  7019. #define FLASH_OPTCR_nWRP_1 0x00020000U
  7020. #define FLASH_OPTCR_nWRP_2 0x00040000U
  7021. #define FLASH_OPTCR_nWRP_3 0x00080000U
  7022. #define FLASH_OPTCR_nWRP_4 0x00100000U
  7023. #define FLASH_OPTCR_nWRP_5 0x00200000U
  7024. #define FLASH_OPTCR_nWRP_6 0x00400000U
  7025. #define FLASH_OPTCR_nWRP_7 0x00800000U
  7026. #define FLASH_OPTCR_IWDG_STDBY_Pos (30U)
  7027. #define FLASH_OPTCR_IWDG_STDBY_Msk (0x1U << FLASH_OPTCR_IWDG_STDBY_Pos) /*!< 0x40000000 */
  7028. #define FLASH_OPTCR_IWDG_STDBY FLASH_OPTCR_IWDG_STDBY_Msk
  7029. #define FLASH_OPTCR_IWDG_STOP_Pos (31U)
  7030. #define FLASH_OPTCR_IWDG_STOP_Msk (0x1U << FLASH_OPTCR_IWDG_STOP_Pos) /*!< 0x80000000 */
  7031. #define FLASH_OPTCR_IWDG_STOP FLASH_OPTCR_IWDG_STOP_Msk
  7032. /******************* Bits definition for FLASH_OPTCR1 register ***************/
  7033. #define FLASH_OPTCR1_BOOT_ADD0_Pos (0U)
  7034. #define FLASH_OPTCR1_BOOT_ADD0_Msk (0xFFFFU << FLASH_OPTCR1_BOOT_ADD0_Pos) /*!< 0x0000FFFF */
  7035. #define FLASH_OPTCR1_BOOT_ADD0 FLASH_OPTCR1_BOOT_ADD0_Msk
  7036. #define FLASH_OPTCR1_BOOT_ADD1_Pos (16U)
  7037. #define FLASH_OPTCR1_BOOT_ADD1_Msk (0xFFFFU << FLASH_OPTCR1_BOOT_ADD1_Pos) /*!< 0xFFFF0000 */
  7038. #define FLASH_OPTCR1_BOOT_ADD1 FLASH_OPTCR1_BOOT_ADD1_Msk
  7039. /******************************************************************************/
  7040. /* */
  7041. /* Flexible Memory Controller */
  7042. /* */
  7043. /******************************************************************************/
  7044. /****************** Bit definition for FMC_BCR1 register *******************/
  7045. #define FMC_BCR1_MBKEN_Pos (0U)
  7046. #define FMC_BCR1_MBKEN_Msk (0x1U << FMC_BCR1_MBKEN_Pos) /*!< 0x00000001 */
  7047. #define FMC_BCR1_MBKEN FMC_BCR1_MBKEN_Msk /*!<Memory bank enable bit */
  7048. #define FMC_BCR1_MUXEN_Pos (1U)
  7049. #define FMC_BCR1_MUXEN_Msk (0x1U << FMC_BCR1_MUXEN_Pos) /*!< 0x00000002 */
  7050. #define FMC_BCR1_MUXEN FMC_BCR1_MUXEN_Msk /*!<Address/data multiplexing enable bit */
  7051. #define FMC_BCR1_MTYP_Pos (2U)
  7052. #define FMC_BCR1_MTYP_Msk (0x3U << FMC_BCR1_MTYP_Pos) /*!< 0x0000000C */
  7053. #define FMC_BCR1_MTYP FMC_BCR1_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */
  7054. #define FMC_BCR1_MTYP_0 (0x1U << FMC_BCR1_MTYP_Pos) /*!< 0x00000004 */
  7055. #define FMC_BCR1_MTYP_1 (0x2U << FMC_BCR1_MTYP_Pos) /*!< 0x00000008 */
  7056. #define FMC_BCR1_MWID_Pos (4U)
  7057. #define FMC_BCR1_MWID_Msk (0x3U << FMC_BCR1_MWID_Pos) /*!< 0x00000030 */
  7058. #define FMC_BCR1_MWID FMC_BCR1_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */
  7059. #define FMC_BCR1_MWID_0 (0x1U << FMC_BCR1_MWID_Pos) /*!< 0x00000010 */
  7060. #define FMC_BCR1_MWID_1 (0x2U << FMC_BCR1_MWID_Pos) /*!< 0x00000020 */
  7061. #define FMC_BCR1_FACCEN_Pos (6U)
  7062. #define FMC_BCR1_FACCEN_Msk (0x1U << FMC_BCR1_FACCEN_Pos) /*!< 0x00000040 */
  7063. #define FMC_BCR1_FACCEN FMC_BCR1_FACCEN_Msk /*!<Flash access enable */
  7064. #define FMC_BCR1_BURSTEN_Pos (8U)
  7065. #define FMC_BCR1_BURSTEN_Msk (0x1U << FMC_BCR1_BURSTEN_Pos) /*!< 0x00000100 */
  7066. #define FMC_BCR1_BURSTEN FMC_BCR1_BURSTEN_Msk /*!<Burst enable bit */
  7067. #define FMC_BCR1_WAITPOL_Pos (9U)
  7068. #define FMC_BCR1_WAITPOL_Msk (0x1U << FMC_BCR1_WAITPOL_Pos) /*!< 0x00000200 */
  7069. #define FMC_BCR1_WAITPOL FMC_BCR1_WAITPOL_Msk /*!<Wait signal polarity bit */
  7070. #define FMC_BCR1_WRAPMOD_Pos (10U)
  7071. #define FMC_BCR1_WRAPMOD_Msk (0x1U << FMC_BCR1_WRAPMOD_Pos) /*!< 0x00000400 */
  7072. #define FMC_BCR1_WRAPMOD FMC_BCR1_WRAPMOD_Msk /*!<Wrapped burst mode support */
  7073. #define FMC_BCR1_WAITCFG_Pos (11U)
  7074. #define FMC_BCR1_WAITCFG_Msk (0x1U << FMC_BCR1_WAITCFG_Pos) /*!< 0x00000800 */
  7075. #define FMC_BCR1_WAITCFG FMC_BCR1_WAITCFG_Msk /*!<Wait timing configuration */
  7076. #define FMC_BCR1_WREN_Pos (12U)
  7077. #define FMC_BCR1_WREN_Msk (0x1U << FMC_BCR1_WREN_Pos) /*!< 0x00001000 */
  7078. #define FMC_BCR1_WREN FMC_BCR1_WREN_Msk /*!<Write enable bit */
  7079. #define FMC_BCR1_WAITEN_Pos (13U)
  7080. #define FMC_BCR1_WAITEN_Msk (0x1U << FMC_BCR1_WAITEN_Pos) /*!< 0x00002000 */
  7081. #define FMC_BCR1_WAITEN FMC_BCR1_WAITEN_Msk /*!<Wait enable bit */
  7082. #define FMC_BCR1_EXTMOD_Pos (14U)
  7083. #define FMC_BCR1_EXTMOD_Msk (0x1U << FMC_BCR1_EXTMOD_Pos) /*!< 0x00004000 */
  7084. #define FMC_BCR1_EXTMOD FMC_BCR1_EXTMOD_Msk /*!<Extended mode enable */
  7085. #define FMC_BCR1_ASYNCWAIT_Pos (15U)
  7086. #define FMC_BCR1_ASYNCWAIT_Msk (0x1U << FMC_BCR1_ASYNCWAIT_Pos) /*!< 0x00008000 */
  7087. #define FMC_BCR1_ASYNCWAIT FMC_BCR1_ASYNCWAIT_Msk /*!<Asynchronous wait */
  7088. #define FMC_BCR1_CPSIZE_Pos (16U)
  7089. #define FMC_BCR1_CPSIZE_Msk (0x7U << FMC_BCR1_CPSIZE_Pos) /*!< 0x00070000 */
  7090. #define FMC_BCR1_CPSIZE FMC_BCR1_CPSIZE_Msk /*!<CRAM page size */
  7091. #define FMC_BCR1_CPSIZE_0 (0x1U << FMC_BCR1_CPSIZE_Pos) /*!< 0x00010000 */
  7092. #define FMC_BCR1_CPSIZE_1 (0x2U << FMC_BCR1_CPSIZE_Pos) /*!< 0x00020000 */
  7093. #define FMC_BCR1_CPSIZE_2 (0x4U << FMC_BCR1_CPSIZE_Pos) /*!< 0x00040000 */
  7094. #define FMC_BCR1_CBURSTRW_Pos (19U)
  7095. #define FMC_BCR1_CBURSTRW_Msk (0x1U << FMC_BCR1_CBURSTRW_Pos) /*!< 0x00080000 */
  7096. #define FMC_BCR1_CBURSTRW FMC_BCR1_CBURSTRW_Msk /*!<Write burst enable */
  7097. #define FMC_BCR1_CCLKEN_Pos (20U)
  7098. #define FMC_BCR1_CCLKEN_Msk (0x1U << FMC_BCR1_CCLKEN_Pos) /*!< 0x00100000 */
  7099. #define FMC_BCR1_CCLKEN FMC_BCR1_CCLKEN_Msk /*!<Continous clock enable */
  7100. #define FMC_BCR1_WFDIS_Pos (21U)
  7101. #define FMC_BCR1_WFDIS_Msk (0x1U << FMC_BCR1_WFDIS_Pos) /*!< 0x00200000 */
  7102. #define FMC_BCR1_WFDIS FMC_BCR1_WFDIS_Msk /*!<Write FIFO Disable */
  7103. /****************** Bit definition for FMC_BCR2 register *******************/
  7104. #define FMC_BCR2_MBKEN_Pos (0U)
  7105. #define FMC_BCR2_MBKEN_Msk (0x1U << FMC_BCR2_MBKEN_Pos) /*!< 0x00000001 */
  7106. #define FMC_BCR2_MBKEN FMC_BCR2_MBKEN_Msk /*!<Memory bank enable bit */
  7107. #define FMC_BCR2_MUXEN_Pos (1U)
  7108. #define FMC_BCR2_MUXEN_Msk (0x1U << FMC_BCR2_MUXEN_Pos) /*!< 0x00000002 */
  7109. #define FMC_BCR2_MUXEN FMC_BCR2_MUXEN_Msk /*!<Address/data multiplexing enable bit */
  7110. #define FMC_BCR2_MTYP_Pos (2U)
  7111. #define FMC_BCR2_MTYP_Msk (0x3U << FMC_BCR2_MTYP_Pos) /*!< 0x0000000C */
  7112. #define FMC_BCR2_MTYP FMC_BCR2_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */
  7113. #define FMC_BCR2_MTYP_0 (0x1U << FMC_BCR2_MTYP_Pos) /*!< 0x00000004 */
  7114. #define FMC_BCR2_MTYP_1 (0x2U << FMC_BCR2_MTYP_Pos) /*!< 0x00000008 */
  7115. #define FMC_BCR2_MWID_Pos (4U)
  7116. #define FMC_BCR2_MWID_Msk (0x3U << FMC_BCR2_MWID_Pos) /*!< 0x00000030 */
  7117. #define FMC_BCR2_MWID FMC_BCR2_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */
  7118. #define FMC_BCR2_MWID_0 (0x1U << FMC_BCR2_MWID_Pos) /*!< 0x00000010 */
  7119. #define FMC_BCR2_MWID_1 (0x2U << FMC_BCR2_MWID_Pos) /*!< 0x00000020 */
  7120. #define FMC_BCR2_FACCEN_Pos (6U)
  7121. #define FMC_BCR2_FACCEN_Msk (0x1U << FMC_BCR2_FACCEN_Pos) /*!< 0x00000040 */
  7122. #define FMC_BCR2_FACCEN FMC_BCR2_FACCEN_Msk /*!<Flash access enable */
  7123. #define FMC_BCR2_BURSTEN_Pos (8U)
  7124. #define FMC_BCR2_BURSTEN_Msk (0x1U << FMC_BCR2_BURSTEN_Pos) /*!< 0x00000100 */
  7125. #define FMC_BCR2_BURSTEN FMC_BCR2_BURSTEN_Msk /*!<Burst enable bit */
  7126. #define FMC_BCR2_WAITPOL_Pos (9U)
  7127. #define FMC_BCR2_WAITPOL_Msk (0x1U << FMC_BCR2_WAITPOL_Pos) /*!< 0x00000200 */
  7128. #define FMC_BCR2_WAITPOL FMC_BCR2_WAITPOL_Msk /*!<Wait signal polarity bit */
  7129. #define FMC_BCR2_WRAPMOD_Pos (10U)
  7130. #define FMC_BCR2_WRAPMOD_Msk (0x1U << FMC_BCR2_WRAPMOD_Pos) /*!< 0x00000400 */
  7131. #define FMC_BCR2_WRAPMOD FMC_BCR2_WRAPMOD_Msk /*!<Wrapped burst mode support */
  7132. #define FMC_BCR2_WAITCFG_Pos (11U)
  7133. #define FMC_BCR2_WAITCFG_Msk (0x1U << FMC_BCR2_WAITCFG_Pos) /*!< 0x00000800 */
  7134. #define FMC_BCR2_WAITCFG FMC_BCR2_WAITCFG_Msk /*!<Wait timing configuration */
  7135. #define FMC_BCR2_WREN_Pos (12U)
  7136. #define FMC_BCR2_WREN_Msk (0x1U << FMC_BCR2_WREN_Pos) /*!< 0x00001000 */
  7137. #define FMC_BCR2_WREN FMC_BCR2_WREN_Msk /*!<Write enable bit */
  7138. #define FMC_BCR2_WAITEN_Pos (13U)
  7139. #define FMC_BCR2_WAITEN_Msk (0x1U << FMC_BCR2_WAITEN_Pos) /*!< 0x00002000 */
  7140. #define FMC_BCR2_WAITEN FMC_BCR2_WAITEN_Msk /*!<Wait enable bit */
  7141. #define FMC_BCR2_EXTMOD_Pos (14U)
  7142. #define FMC_BCR2_EXTMOD_Msk (0x1U << FMC_BCR2_EXTMOD_Pos) /*!< 0x00004000 */
  7143. #define FMC_BCR2_EXTMOD FMC_BCR2_EXTMOD_Msk /*!<Extended mode enable */
  7144. #define FMC_BCR2_ASYNCWAIT_Pos (15U)
  7145. #define FMC_BCR2_ASYNCWAIT_Msk (0x1U << FMC_BCR2_ASYNCWAIT_Pos) /*!< 0x00008000 */
  7146. #define FMC_BCR2_ASYNCWAIT FMC_BCR2_ASYNCWAIT_Msk /*!<Asynchronous wait */
  7147. #define FMC_BCR2_CPSIZE_Pos (16U)
  7148. #define FMC_BCR2_CPSIZE_Msk (0x7U << FMC_BCR2_CPSIZE_Pos) /*!< 0x00070000 */
  7149. #define FMC_BCR2_CPSIZE FMC_BCR2_CPSIZE_Msk /*!<CRAM page size */
  7150. #define FMC_BCR2_CPSIZE_0 (0x1U << FMC_BCR2_CPSIZE_Pos) /*!< 0x00010000 */
  7151. #define FMC_BCR2_CPSIZE_1 (0x2U << FMC_BCR2_CPSIZE_Pos) /*!< 0x00020000 */
  7152. #define FMC_BCR2_CPSIZE_2 (0x4U << FMC_BCR2_CPSIZE_Pos) /*!< 0x00040000 */
  7153. #define FMC_BCR2_CBURSTRW_Pos (19U)
  7154. #define FMC_BCR2_CBURSTRW_Msk (0x1U << FMC_BCR2_CBURSTRW_Pos) /*!< 0x00080000 */
  7155. #define FMC_BCR2_CBURSTRW FMC_BCR2_CBURSTRW_Msk /*!<Write burst enable */
  7156. /****************** Bit definition for FMC_BCR3 register *******************/
  7157. #define FMC_BCR3_MBKEN_Pos (0U)
  7158. #define FMC_BCR3_MBKEN_Msk (0x1U << FMC_BCR3_MBKEN_Pos) /*!< 0x00000001 */
  7159. #define FMC_BCR3_MBKEN FMC_BCR3_MBKEN_Msk /*!<Memory bank enable bit */
  7160. #define FMC_BCR3_MUXEN_Pos (1U)
  7161. #define FMC_BCR3_MUXEN_Msk (0x1U << FMC_BCR3_MUXEN_Pos) /*!< 0x00000002 */
  7162. #define FMC_BCR3_MUXEN FMC_BCR3_MUXEN_Msk /*!<Address/data multiplexing enable bit */
  7163. #define FMC_BCR3_MTYP_Pos (2U)
  7164. #define FMC_BCR3_MTYP_Msk (0x3U << FMC_BCR3_MTYP_Pos) /*!< 0x0000000C */
  7165. #define FMC_BCR3_MTYP FMC_BCR3_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */
  7166. #define FMC_BCR3_MTYP_0 (0x1U << FMC_BCR3_MTYP_Pos) /*!< 0x00000004 */
  7167. #define FMC_BCR3_MTYP_1 (0x2U << FMC_BCR3_MTYP_Pos) /*!< 0x00000008 */
  7168. #define FMC_BCR3_MWID_Pos (4U)
  7169. #define FMC_BCR3_MWID_Msk (0x3U << FMC_BCR3_MWID_Pos) /*!< 0x00000030 */
  7170. #define FMC_BCR3_MWID FMC_BCR3_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */
  7171. #define FMC_BCR3_MWID_0 (0x1U << FMC_BCR3_MWID_Pos) /*!< 0x00000010 */
  7172. #define FMC_BCR3_MWID_1 (0x2U << FMC_BCR3_MWID_Pos) /*!< 0x00000020 */
  7173. #define FMC_BCR3_FACCEN_Pos (6U)
  7174. #define FMC_BCR3_FACCEN_Msk (0x1U << FMC_BCR3_FACCEN_Pos) /*!< 0x00000040 */
  7175. #define FMC_BCR3_FACCEN FMC_BCR3_FACCEN_Msk /*!<Flash access enable */
  7176. #define FMC_BCR3_BURSTEN_Pos (8U)
  7177. #define FMC_BCR3_BURSTEN_Msk (0x1U << FMC_BCR3_BURSTEN_Pos) /*!< 0x00000100 */
  7178. #define FMC_BCR3_BURSTEN FMC_BCR3_BURSTEN_Msk /*!<Burst enable bit */
  7179. #define FMC_BCR3_WAITPOL_Pos (9U)
  7180. #define FMC_BCR3_WAITPOL_Msk (0x1U << FMC_BCR3_WAITPOL_Pos) /*!< 0x00000200 */
  7181. #define FMC_BCR3_WAITPOL FMC_BCR3_WAITPOL_Msk /*!<Wait signal polarity bit */
  7182. #define FMC_BCR3_WRAPMOD_Pos (10U)
  7183. #define FMC_BCR3_WRAPMOD_Msk (0x1U << FMC_BCR3_WRAPMOD_Pos) /*!< 0x00000400 */
  7184. #define FMC_BCR3_WRAPMOD FMC_BCR3_WRAPMOD_Msk /*!<Wrapped burst mode support */
  7185. #define FMC_BCR3_WAITCFG_Pos (11U)
  7186. #define FMC_BCR3_WAITCFG_Msk (0x1U << FMC_BCR3_WAITCFG_Pos) /*!< 0x00000800 */
  7187. #define FMC_BCR3_WAITCFG FMC_BCR3_WAITCFG_Msk /*!<Wait timing configuration */
  7188. #define FMC_BCR3_WREN_Pos (12U)
  7189. #define FMC_BCR3_WREN_Msk (0x1U << FMC_BCR3_WREN_Pos) /*!< 0x00001000 */
  7190. #define FMC_BCR3_WREN FMC_BCR3_WREN_Msk /*!<Write enable bit */
  7191. #define FMC_BCR3_WAITEN_Pos (13U)
  7192. #define FMC_BCR3_WAITEN_Msk (0x1U << FMC_BCR3_WAITEN_Pos) /*!< 0x00002000 */
  7193. #define FMC_BCR3_WAITEN FMC_BCR3_WAITEN_Msk /*!<Wait enable bit */
  7194. #define FMC_BCR3_EXTMOD_Pos (14U)
  7195. #define FMC_BCR3_EXTMOD_Msk (0x1U << FMC_BCR3_EXTMOD_Pos) /*!< 0x00004000 */
  7196. #define FMC_BCR3_EXTMOD FMC_BCR3_EXTMOD_Msk /*!<Extended mode enable */
  7197. #define FMC_BCR3_ASYNCWAIT_Pos (15U)
  7198. #define FMC_BCR3_ASYNCWAIT_Msk (0x1U << FMC_BCR3_ASYNCWAIT_Pos) /*!< 0x00008000 */
  7199. #define FMC_BCR3_ASYNCWAIT FMC_BCR3_ASYNCWAIT_Msk /*!<Asynchronous wait */
  7200. #define FMC_BCR3_CPSIZE_Pos (16U)
  7201. #define FMC_BCR3_CPSIZE_Msk (0x7U << FMC_BCR3_CPSIZE_Pos) /*!< 0x00070000 */
  7202. #define FMC_BCR3_CPSIZE FMC_BCR3_CPSIZE_Msk /*!<CRAM page size */
  7203. #define FMC_BCR3_CPSIZE_0 (0x1U << FMC_BCR3_CPSIZE_Pos) /*!< 0x00010000 */
  7204. #define FMC_BCR3_CPSIZE_1 (0x2U << FMC_BCR3_CPSIZE_Pos) /*!< 0x00020000 */
  7205. #define FMC_BCR3_CPSIZE_2 (0x4U << FMC_BCR3_CPSIZE_Pos) /*!< 0x00040000 */
  7206. #define FMC_BCR3_CBURSTRW_Pos (19U)
  7207. #define FMC_BCR3_CBURSTRW_Msk (0x1U << FMC_BCR3_CBURSTRW_Pos) /*!< 0x00080000 */
  7208. #define FMC_BCR3_CBURSTRW FMC_BCR3_CBURSTRW_Msk /*!<Write burst enable */
  7209. /****************** Bit definition for FMC_BCR4 register *******************/
  7210. #define FMC_BCR4_MBKEN_Pos (0U)
  7211. #define FMC_BCR4_MBKEN_Msk (0x1U << FMC_BCR4_MBKEN_Pos) /*!< 0x00000001 */
  7212. #define FMC_BCR4_MBKEN FMC_BCR4_MBKEN_Msk /*!<Memory bank enable bit */
  7213. #define FMC_BCR4_MUXEN_Pos (1U)
  7214. #define FMC_BCR4_MUXEN_Msk (0x1U << FMC_BCR4_MUXEN_Pos) /*!< 0x00000002 */
  7215. #define FMC_BCR4_MUXEN FMC_BCR4_MUXEN_Msk /*!<Address/data multiplexing enable bit */
  7216. #define FMC_BCR4_MTYP_Pos (2U)
  7217. #define FMC_BCR4_MTYP_Msk (0x3U << FMC_BCR4_MTYP_Pos) /*!< 0x0000000C */
  7218. #define FMC_BCR4_MTYP FMC_BCR4_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */
  7219. #define FMC_BCR4_MTYP_0 (0x1U << FMC_BCR4_MTYP_Pos) /*!< 0x00000004 */
  7220. #define FMC_BCR4_MTYP_1 (0x2U << FMC_BCR4_MTYP_Pos) /*!< 0x00000008 */
  7221. #define FMC_BCR4_MWID_Pos (4U)
  7222. #define FMC_BCR4_MWID_Msk (0x3U << FMC_BCR4_MWID_Pos) /*!< 0x00000030 */
  7223. #define FMC_BCR4_MWID FMC_BCR4_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */
  7224. #define FMC_BCR4_MWID_0 (0x1U << FMC_BCR4_MWID_Pos) /*!< 0x00000010 */
  7225. #define FMC_BCR4_MWID_1 (0x2U << FMC_BCR4_MWID_Pos) /*!< 0x00000020 */
  7226. #define FMC_BCR4_FACCEN_Pos (6U)
  7227. #define FMC_BCR4_FACCEN_Msk (0x1U << FMC_BCR4_FACCEN_Pos) /*!< 0x00000040 */
  7228. #define FMC_BCR4_FACCEN FMC_BCR4_FACCEN_Msk /*!<Flash access enable */
  7229. #define FMC_BCR4_BURSTEN_Pos (8U)
  7230. #define FMC_BCR4_BURSTEN_Msk (0x1U << FMC_BCR4_BURSTEN_Pos) /*!< 0x00000100 */
  7231. #define FMC_BCR4_BURSTEN FMC_BCR4_BURSTEN_Msk /*!<Burst enable bit */
  7232. #define FMC_BCR4_WAITPOL_Pos (9U)
  7233. #define FMC_BCR4_WAITPOL_Msk (0x1U << FMC_BCR4_WAITPOL_Pos) /*!< 0x00000200 */
  7234. #define FMC_BCR4_WAITPOL FMC_BCR4_WAITPOL_Msk /*!<Wait signal polarity bit */
  7235. #define FMC_BCR4_WRAPMOD_Pos (10U)
  7236. #define FMC_BCR4_WRAPMOD_Msk (0x1U << FMC_BCR4_WRAPMOD_Pos) /*!< 0x00000400 */
  7237. #define FMC_BCR4_WRAPMOD FMC_BCR4_WRAPMOD_Msk /*!<Wrapped burst mode support */
  7238. #define FMC_BCR4_WAITCFG_Pos (11U)
  7239. #define FMC_BCR4_WAITCFG_Msk (0x1U << FMC_BCR4_WAITCFG_Pos) /*!< 0x00000800 */
  7240. #define FMC_BCR4_WAITCFG FMC_BCR4_WAITCFG_Msk /*!<Wait timing configuration */
  7241. #define FMC_BCR4_WREN_Pos (12U)
  7242. #define FMC_BCR4_WREN_Msk (0x1U << FMC_BCR4_WREN_Pos) /*!< 0x00001000 */
  7243. #define FMC_BCR4_WREN FMC_BCR4_WREN_Msk /*!<Write enable bit */
  7244. #define FMC_BCR4_WAITEN_Pos (13U)
  7245. #define FMC_BCR4_WAITEN_Msk (0x1U << FMC_BCR4_WAITEN_Pos) /*!< 0x00002000 */
  7246. #define FMC_BCR4_WAITEN FMC_BCR4_WAITEN_Msk /*!<Wait enable bit */
  7247. #define FMC_BCR4_EXTMOD_Pos (14U)
  7248. #define FMC_BCR4_EXTMOD_Msk (0x1U << FMC_BCR4_EXTMOD_Pos) /*!< 0x00004000 */
  7249. #define FMC_BCR4_EXTMOD FMC_BCR4_EXTMOD_Msk /*!<Extended mode enable */
  7250. #define FMC_BCR4_ASYNCWAIT_Pos (15U)
  7251. #define FMC_BCR4_ASYNCWAIT_Msk (0x1U << FMC_BCR4_ASYNCWAIT_Pos) /*!< 0x00008000 */
  7252. #define FMC_BCR4_ASYNCWAIT FMC_BCR4_ASYNCWAIT_Msk /*!<Asynchronous wait */
  7253. #define FMC_BCR4_CPSIZE_Pos (16U)
  7254. #define FMC_BCR4_CPSIZE_Msk (0x7U << FMC_BCR4_CPSIZE_Pos) /*!< 0x00070000 */
  7255. #define FMC_BCR4_CPSIZE FMC_BCR4_CPSIZE_Msk /*!<CRAM page size */
  7256. #define FMC_BCR4_CPSIZE_0 (0x1U << FMC_BCR4_CPSIZE_Pos) /*!< 0x00010000 */
  7257. #define FMC_BCR4_CPSIZE_1 (0x2U << FMC_BCR4_CPSIZE_Pos) /*!< 0x00020000 */
  7258. #define FMC_BCR4_CPSIZE_2 (0x4U << FMC_BCR4_CPSIZE_Pos) /*!< 0x00040000 */
  7259. #define FMC_BCR4_CBURSTRW_Pos (19U)
  7260. #define FMC_BCR4_CBURSTRW_Msk (0x1U << FMC_BCR4_CBURSTRW_Pos) /*!< 0x00080000 */
  7261. #define FMC_BCR4_CBURSTRW FMC_BCR4_CBURSTRW_Msk /*!<Write burst enable */
  7262. /****************** Bit definition for FMC_BTR1 register ******************/
  7263. #define FMC_BTR1_ADDSET_Pos (0U)
  7264. #define FMC_BTR1_ADDSET_Msk (0xFU << FMC_BTR1_ADDSET_Pos) /*!< 0x0000000F */
  7265. #define FMC_BTR1_ADDSET FMC_BTR1_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  7266. #define FMC_BTR1_ADDSET_0 (0x1U << FMC_BTR1_ADDSET_Pos) /*!< 0x00000001 */
  7267. #define FMC_BTR1_ADDSET_1 (0x2U << FMC_BTR1_ADDSET_Pos) /*!< 0x00000002 */
  7268. #define FMC_BTR1_ADDSET_2 (0x4U << FMC_BTR1_ADDSET_Pos) /*!< 0x00000004 */
  7269. #define FMC_BTR1_ADDSET_3 (0x8U << FMC_BTR1_ADDSET_Pos) /*!< 0x00000008 */
  7270. #define FMC_BTR1_ADDHLD_Pos (4U)
  7271. #define FMC_BTR1_ADDHLD_Msk (0xFU << FMC_BTR1_ADDHLD_Pos) /*!< 0x000000F0 */
  7272. #define FMC_BTR1_ADDHLD FMC_BTR1_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  7273. #define FMC_BTR1_ADDHLD_0 (0x1U << FMC_BTR1_ADDHLD_Pos) /*!< 0x00000010 */
  7274. #define FMC_BTR1_ADDHLD_1 (0x2U << FMC_BTR1_ADDHLD_Pos) /*!< 0x00000020 */
  7275. #define FMC_BTR1_ADDHLD_2 (0x4U << FMC_BTR1_ADDHLD_Pos) /*!< 0x00000040 */
  7276. #define FMC_BTR1_ADDHLD_3 (0x8U << FMC_BTR1_ADDHLD_Pos) /*!< 0x00000080 */
  7277. #define FMC_BTR1_DATAST_Pos (8U)
  7278. #define FMC_BTR1_DATAST_Msk (0xFFU << FMC_BTR1_DATAST_Pos) /*!< 0x0000FF00 */
  7279. #define FMC_BTR1_DATAST FMC_BTR1_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  7280. #define FMC_BTR1_DATAST_0 (0x01U << FMC_BTR1_DATAST_Pos) /*!< 0x00000100 */
  7281. #define FMC_BTR1_DATAST_1 (0x02U << FMC_BTR1_DATAST_Pos) /*!< 0x00000200 */
  7282. #define FMC_BTR1_DATAST_2 (0x04U << FMC_BTR1_DATAST_Pos) /*!< 0x00000400 */
  7283. #define FMC_BTR1_DATAST_3 (0x08U << FMC_BTR1_DATAST_Pos) /*!< 0x00000800 */
  7284. #define FMC_BTR1_DATAST_4 (0x10U << FMC_BTR1_DATAST_Pos) /*!< 0x00001000 */
  7285. #define FMC_BTR1_DATAST_5 (0x20U << FMC_BTR1_DATAST_Pos) /*!< 0x00002000 */
  7286. #define FMC_BTR1_DATAST_6 (0x40U << FMC_BTR1_DATAST_Pos) /*!< 0x00004000 */
  7287. #define FMC_BTR1_DATAST_7 (0x80U << FMC_BTR1_DATAST_Pos) /*!< 0x00008000 */
  7288. #define FMC_BTR1_BUSTURN_Pos (16U)
  7289. #define FMC_BTR1_BUSTURN_Msk (0xFU << FMC_BTR1_BUSTURN_Pos) /*!< 0x000F0000 */
  7290. #define FMC_BTR1_BUSTURN FMC_BTR1_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  7291. #define FMC_BTR1_BUSTURN_0 (0x1U << FMC_BTR1_BUSTURN_Pos) /*!< 0x00010000 */
  7292. #define FMC_BTR1_BUSTURN_1 (0x2U << FMC_BTR1_BUSTURN_Pos) /*!< 0x00020000 */
  7293. #define FMC_BTR1_BUSTURN_2 (0x4U << FMC_BTR1_BUSTURN_Pos) /*!< 0x00040000 */
  7294. #define FMC_BTR1_BUSTURN_3 (0x8U << FMC_BTR1_BUSTURN_Pos) /*!< 0x00080000 */
  7295. #define FMC_BTR1_CLKDIV_Pos (20U)
  7296. #define FMC_BTR1_CLKDIV_Msk (0xFU << FMC_BTR1_CLKDIV_Pos) /*!< 0x00F00000 */
  7297. #define FMC_BTR1_CLKDIV FMC_BTR1_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  7298. #define FMC_BTR1_CLKDIV_0 (0x1U << FMC_BTR1_CLKDIV_Pos) /*!< 0x00100000 */
  7299. #define FMC_BTR1_CLKDIV_1 (0x2U << FMC_BTR1_CLKDIV_Pos) /*!< 0x00200000 */
  7300. #define FMC_BTR1_CLKDIV_2 (0x4U << FMC_BTR1_CLKDIV_Pos) /*!< 0x00400000 */
  7301. #define FMC_BTR1_CLKDIV_3 (0x8U << FMC_BTR1_CLKDIV_Pos) /*!< 0x00800000 */
  7302. #define FMC_BTR1_DATLAT_Pos (24U)
  7303. #define FMC_BTR1_DATLAT_Msk (0xFU << FMC_BTR1_DATLAT_Pos) /*!< 0x0F000000 */
  7304. #define FMC_BTR1_DATLAT FMC_BTR1_DATLAT_Msk /*!<DATLA[3:0] bits (Data latency) */
  7305. #define FMC_BTR1_DATLAT_0 (0x1U << FMC_BTR1_DATLAT_Pos) /*!< 0x01000000 */
  7306. #define FMC_BTR1_DATLAT_1 (0x2U << FMC_BTR1_DATLAT_Pos) /*!< 0x02000000 */
  7307. #define FMC_BTR1_DATLAT_2 (0x4U << FMC_BTR1_DATLAT_Pos) /*!< 0x04000000 */
  7308. #define FMC_BTR1_DATLAT_3 (0x8U << FMC_BTR1_DATLAT_Pos) /*!< 0x08000000 */
  7309. #define FMC_BTR1_ACCMOD_Pos (28U)
  7310. #define FMC_BTR1_ACCMOD_Msk (0x3U << FMC_BTR1_ACCMOD_Pos) /*!< 0x30000000 */
  7311. #define FMC_BTR1_ACCMOD FMC_BTR1_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  7312. #define FMC_BTR1_ACCMOD_0 (0x1U << FMC_BTR1_ACCMOD_Pos) /*!< 0x10000000 */
  7313. #define FMC_BTR1_ACCMOD_1 (0x2U << FMC_BTR1_ACCMOD_Pos) /*!< 0x20000000 */
  7314. /****************** Bit definition for FMC_BTR2 register *******************/
  7315. #define FMC_BTR2_ADDSET_Pos (0U)
  7316. #define FMC_BTR2_ADDSET_Msk (0xFU << FMC_BTR2_ADDSET_Pos) /*!< 0x0000000F */
  7317. #define FMC_BTR2_ADDSET FMC_BTR2_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  7318. #define FMC_BTR2_ADDSET_0 (0x1U << FMC_BTR2_ADDSET_Pos) /*!< 0x00000001 */
  7319. #define FMC_BTR2_ADDSET_1 (0x2U << FMC_BTR2_ADDSET_Pos) /*!< 0x00000002 */
  7320. #define FMC_BTR2_ADDSET_2 (0x4U << FMC_BTR2_ADDSET_Pos) /*!< 0x00000004 */
  7321. #define FMC_BTR2_ADDSET_3 (0x8U << FMC_BTR2_ADDSET_Pos) /*!< 0x00000008 */
  7322. #define FMC_BTR2_ADDHLD_Pos (4U)
  7323. #define FMC_BTR2_ADDHLD_Msk (0xFU << FMC_BTR2_ADDHLD_Pos) /*!< 0x000000F0 */
  7324. #define FMC_BTR2_ADDHLD FMC_BTR2_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  7325. #define FMC_BTR2_ADDHLD_0 (0x1U << FMC_BTR2_ADDHLD_Pos) /*!< 0x00000010 */
  7326. #define FMC_BTR2_ADDHLD_1 (0x2U << FMC_BTR2_ADDHLD_Pos) /*!< 0x00000020 */
  7327. #define FMC_BTR2_ADDHLD_2 (0x4U << FMC_BTR2_ADDHLD_Pos) /*!< 0x00000040 */
  7328. #define FMC_BTR2_ADDHLD_3 (0x8U << FMC_BTR2_ADDHLD_Pos) /*!< 0x00000080 */
  7329. #define FMC_BTR2_DATAST_Pos (8U)
  7330. #define FMC_BTR2_DATAST_Msk (0xFFU << FMC_BTR2_DATAST_Pos) /*!< 0x0000FF00 */
  7331. #define FMC_BTR2_DATAST FMC_BTR2_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  7332. #define FMC_BTR2_DATAST_0 (0x01U << FMC_BTR2_DATAST_Pos) /*!< 0x00000100 */
  7333. #define FMC_BTR2_DATAST_1 (0x02U << FMC_BTR2_DATAST_Pos) /*!< 0x00000200 */
  7334. #define FMC_BTR2_DATAST_2 (0x04U << FMC_BTR2_DATAST_Pos) /*!< 0x00000400 */
  7335. #define FMC_BTR2_DATAST_3 (0x08U << FMC_BTR2_DATAST_Pos) /*!< 0x00000800 */
  7336. #define FMC_BTR2_DATAST_4 (0x10U << FMC_BTR2_DATAST_Pos) /*!< 0x00001000 */
  7337. #define FMC_BTR2_DATAST_5 (0x20U << FMC_BTR2_DATAST_Pos) /*!< 0x00002000 */
  7338. #define FMC_BTR2_DATAST_6 (0x40U << FMC_BTR2_DATAST_Pos) /*!< 0x00004000 */
  7339. #define FMC_BTR2_DATAST_7 (0x80U << FMC_BTR2_DATAST_Pos) /*!< 0x00008000 */
  7340. #define FMC_BTR2_BUSTURN_Pos (16U)
  7341. #define FMC_BTR2_BUSTURN_Msk (0xFU << FMC_BTR2_BUSTURN_Pos) /*!< 0x000F0000 */
  7342. #define FMC_BTR2_BUSTURN FMC_BTR2_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  7343. #define FMC_BTR2_BUSTURN_0 (0x1U << FMC_BTR2_BUSTURN_Pos) /*!< 0x00010000 */
  7344. #define FMC_BTR2_BUSTURN_1 (0x2U << FMC_BTR2_BUSTURN_Pos) /*!< 0x00020000 */
  7345. #define FMC_BTR2_BUSTURN_2 (0x4U << FMC_BTR2_BUSTURN_Pos) /*!< 0x00040000 */
  7346. #define FMC_BTR2_BUSTURN_3 (0x8U << FMC_BTR2_BUSTURN_Pos) /*!< 0x00080000 */
  7347. #define FMC_BTR2_CLKDIV_Pos (20U)
  7348. #define FMC_BTR2_CLKDIV_Msk (0xFU << FMC_BTR2_CLKDIV_Pos) /*!< 0x00F00000 */
  7349. #define FMC_BTR2_CLKDIV FMC_BTR2_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  7350. #define FMC_BTR2_CLKDIV_0 (0x1U << FMC_BTR2_CLKDIV_Pos) /*!< 0x00100000 */
  7351. #define FMC_BTR2_CLKDIV_1 (0x2U << FMC_BTR2_CLKDIV_Pos) /*!< 0x00200000 */
  7352. #define FMC_BTR2_CLKDIV_2 (0x4U << FMC_BTR2_CLKDIV_Pos) /*!< 0x00400000 */
  7353. #define FMC_BTR2_CLKDIV_3 (0x8U << FMC_BTR2_CLKDIV_Pos) /*!< 0x00800000 */
  7354. #define FMC_BTR2_DATLAT_Pos (24U)
  7355. #define FMC_BTR2_DATLAT_Msk (0xFU << FMC_BTR2_DATLAT_Pos) /*!< 0x0F000000 */
  7356. #define FMC_BTR2_DATLAT FMC_BTR2_DATLAT_Msk /*!<DATLA[3:0] bits (Data latency) */
  7357. #define FMC_BTR2_DATLAT_0 (0x1U << FMC_BTR2_DATLAT_Pos) /*!< 0x01000000 */
  7358. #define FMC_BTR2_DATLAT_1 (0x2U << FMC_BTR2_DATLAT_Pos) /*!< 0x02000000 */
  7359. #define FMC_BTR2_DATLAT_2 (0x4U << FMC_BTR2_DATLAT_Pos) /*!< 0x04000000 */
  7360. #define FMC_BTR2_DATLAT_3 (0x8U << FMC_BTR2_DATLAT_Pos) /*!< 0x08000000 */
  7361. #define FMC_BTR2_ACCMOD_Pos (28U)
  7362. #define FMC_BTR2_ACCMOD_Msk (0x3U << FMC_BTR2_ACCMOD_Pos) /*!< 0x30000000 */
  7363. #define FMC_BTR2_ACCMOD FMC_BTR2_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  7364. #define FMC_BTR2_ACCMOD_0 (0x1U << FMC_BTR2_ACCMOD_Pos) /*!< 0x10000000 */
  7365. #define FMC_BTR2_ACCMOD_1 (0x2U << FMC_BTR2_ACCMOD_Pos) /*!< 0x20000000 */
  7366. /******************* Bit definition for FMC_BTR3 register *******************/
  7367. #define FMC_BTR3_ADDSET_Pos (0U)
  7368. #define FMC_BTR3_ADDSET_Msk (0xFU << FMC_BTR3_ADDSET_Pos) /*!< 0x0000000F */
  7369. #define FMC_BTR3_ADDSET FMC_BTR3_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  7370. #define FMC_BTR3_ADDSET_0 (0x1U << FMC_BTR3_ADDSET_Pos) /*!< 0x00000001 */
  7371. #define FMC_BTR3_ADDSET_1 (0x2U << FMC_BTR3_ADDSET_Pos) /*!< 0x00000002 */
  7372. #define FMC_BTR3_ADDSET_2 (0x4U << FMC_BTR3_ADDSET_Pos) /*!< 0x00000004 */
  7373. #define FMC_BTR3_ADDSET_3 (0x8U << FMC_BTR3_ADDSET_Pos) /*!< 0x00000008 */
  7374. #define FMC_BTR3_ADDHLD_Pos (4U)
  7375. #define FMC_BTR3_ADDHLD_Msk (0xFU << FMC_BTR3_ADDHLD_Pos) /*!< 0x000000F0 */
  7376. #define FMC_BTR3_ADDHLD FMC_BTR3_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  7377. #define FMC_BTR3_ADDHLD_0 (0x1U << FMC_BTR3_ADDHLD_Pos) /*!< 0x00000010 */
  7378. #define FMC_BTR3_ADDHLD_1 (0x2U << FMC_BTR3_ADDHLD_Pos) /*!< 0x00000020 */
  7379. #define FMC_BTR3_ADDHLD_2 (0x4U << FMC_BTR3_ADDHLD_Pos) /*!< 0x00000040 */
  7380. #define FMC_BTR3_ADDHLD_3 (0x8U << FMC_BTR3_ADDHLD_Pos) /*!< 0x00000080 */
  7381. #define FMC_BTR3_DATAST_Pos (8U)
  7382. #define FMC_BTR3_DATAST_Msk (0xFFU << FMC_BTR3_DATAST_Pos) /*!< 0x0000FF00 */
  7383. #define FMC_BTR3_DATAST FMC_BTR3_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  7384. #define FMC_BTR3_DATAST_0 (0x01U << FMC_BTR3_DATAST_Pos) /*!< 0x00000100 */
  7385. #define FMC_BTR3_DATAST_1 (0x02U << FMC_BTR3_DATAST_Pos) /*!< 0x00000200 */
  7386. #define FMC_BTR3_DATAST_2 (0x04U << FMC_BTR3_DATAST_Pos) /*!< 0x00000400 */
  7387. #define FMC_BTR3_DATAST_3 (0x08U << FMC_BTR3_DATAST_Pos) /*!< 0x00000800 */
  7388. #define FMC_BTR3_DATAST_4 (0x10U << FMC_BTR3_DATAST_Pos) /*!< 0x00001000 */
  7389. #define FMC_BTR3_DATAST_5 (0x20U << FMC_BTR3_DATAST_Pos) /*!< 0x00002000 */
  7390. #define FMC_BTR3_DATAST_6 (0x40U << FMC_BTR3_DATAST_Pos) /*!< 0x00004000 */
  7391. #define FMC_BTR3_DATAST_7 (0x80U << FMC_BTR3_DATAST_Pos) /*!< 0x00008000 */
  7392. #define FMC_BTR3_BUSTURN_Pos (16U)
  7393. #define FMC_BTR3_BUSTURN_Msk (0xFU << FMC_BTR3_BUSTURN_Pos) /*!< 0x000F0000 */
  7394. #define FMC_BTR3_BUSTURN FMC_BTR3_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  7395. #define FMC_BTR3_BUSTURN_0 (0x1U << FMC_BTR3_BUSTURN_Pos) /*!< 0x00010000 */
  7396. #define FMC_BTR3_BUSTURN_1 (0x2U << FMC_BTR3_BUSTURN_Pos) /*!< 0x00020000 */
  7397. #define FMC_BTR3_BUSTURN_2 (0x4U << FMC_BTR3_BUSTURN_Pos) /*!< 0x00040000 */
  7398. #define FMC_BTR3_BUSTURN_3 (0x8U << FMC_BTR3_BUSTURN_Pos) /*!< 0x00080000 */
  7399. #define FMC_BTR3_CLKDIV_Pos (20U)
  7400. #define FMC_BTR3_CLKDIV_Msk (0xFU << FMC_BTR3_CLKDIV_Pos) /*!< 0x00F00000 */
  7401. #define FMC_BTR3_CLKDIV FMC_BTR3_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  7402. #define FMC_BTR3_CLKDIV_0 (0x1U << FMC_BTR3_CLKDIV_Pos) /*!< 0x00100000 */
  7403. #define FMC_BTR3_CLKDIV_1 (0x2U << FMC_BTR3_CLKDIV_Pos) /*!< 0x00200000 */
  7404. #define FMC_BTR3_CLKDIV_2 (0x4U << FMC_BTR3_CLKDIV_Pos) /*!< 0x00400000 */
  7405. #define FMC_BTR3_CLKDIV_3 (0x8U << FMC_BTR3_CLKDIV_Pos) /*!< 0x00800000 */
  7406. #define FMC_BTR3_DATLAT_Pos (24U)
  7407. #define FMC_BTR3_DATLAT_Msk (0xFU << FMC_BTR3_DATLAT_Pos) /*!< 0x0F000000 */
  7408. #define FMC_BTR3_DATLAT FMC_BTR3_DATLAT_Msk /*!<DATLA[3:0] bits (Data latency) */
  7409. #define FMC_BTR3_DATLAT_0 (0x1U << FMC_BTR3_DATLAT_Pos) /*!< 0x01000000 */
  7410. #define FMC_BTR3_DATLAT_1 (0x2U << FMC_BTR3_DATLAT_Pos) /*!< 0x02000000 */
  7411. #define FMC_BTR3_DATLAT_2 (0x4U << FMC_BTR3_DATLAT_Pos) /*!< 0x04000000 */
  7412. #define FMC_BTR3_DATLAT_3 (0x8U << FMC_BTR3_DATLAT_Pos) /*!< 0x08000000 */
  7413. #define FMC_BTR3_ACCMOD_Pos (28U)
  7414. #define FMC_BTR3_ACCMOD_Msk (0x3U << FMC_BTR3_ACCMOD_Pos) /*!< 0x30000000 */
  7415. #define FMC_BTR3_ACCMOD FMC_BTR3_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  7416. #define FMC_BTR3_ACCMOD_0 (0x1U << FMC_BTR3_ACCMOD_Pos) /*!< 0x10000000 */
  7417. #define FMC_BTR3_ACCMOD_1 (0x2U << FMC_BTR3_ACCMOD_Pos) /*!< 0x20000000 */
  7418. /****************** Bit definition for FMC_BTR4 register *******************/
  7419. #define FMC_BTR4_ADDSET_Pos (0U)
  7420. #define FMC_BTR4_ADDSET_Msk (0xFU << FMC_BTR4_ADDSET_Pos) /*!< 0x0000000F */
  7421. #define FMC_BTR4_ADDSET FMC_BTR4_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  7422. #define FMC_BTR4_ADDSET_0 (0x1U << FMC_BTR4_ADDSET_Pos) /*!< 0x00000001 */
  7423. #define FMC_BTR4_ADDSET_1 (0x2U << FMC_BTR4_ADDSET_Pos) /*!< 0x00000002 */
  7424. #define FMC_BTR4_ADDSET_2 (0x4U << FMC_BTR4_ADDSET_Pos) /*!< 0x00000004 */
  7425. #define FMC_BTR4_ADDSET_3 (0x8U << FMC_BTR4_ADDSET_Pos) /*!< 0x00000008 */
  7426. #define FMC_BTR4_ADDHLD_Pos (4U)
  7427. #define FMC_BTR4_ADDHLD_Msk (0xFU << FMC_BTR4_ADDHLD_Pos) /*!< 0x000000F0 */
  7428. #define FMC_BTR4_ADDHLD FMC_BTR4_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  7429. #define FMC_BTR4_ADDHLD_0 (0x1U << FMC_BTR4_ADDHLD_Pos) /*!< 0x00000010 */
  7430. #define FMC_BTR4_ADDHLD_1 (0x2U << FMC_BTR4_ADDHLD_Pos) /*!< 0x00000020 */
  7431. #define FMC_BTR4_ADDHLD_2 (0x4U << FMC_BTR4_ADDHLD_Pos) /*!< 0x00000040 */
  7432. #define FMC_BTR4_ADDHLD_3 (0x8U << FMC_BTR4_ADDHLD_Pos) /*!< 0x00000080 */
  7433. #define FMC_BTR4_DATAST_Pos (8U)
  7434. #define FMC_BTR4_DATAST_Msk (0xFFU << FMC_BTR4_DATAST_Pos) /*!< 0x0000FF00 */
  7435. #define FMC_BTR4_DATAST FMC_BTR4_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  7436. #define FMC_BTR4_DATAST_0 (0x01U << FMC_BTR4_DATAST_Pos) /*!< 0x00000100 */
  7437. #define FMC_BTR4_DATAST_1 (0x02U << FMC_BTR4_DATAST_Pos) /*!< 0x00000200 */
  7438. #define FMC_BTR4_DATAST_2 (0x04U << FMC_BTR4_DATAST_Pos) /*!< 0x00000400 */
  7439. #define FMC_BTR4_DATAST_3 (0x08U << FMC_BTR4_DATAST_Pos) /*!< 0x00000800 */
  7440. #define FMC_BTR4_DATAST_4 (0x10U << FMC_BTR4_DATAST_Pos) /*!< 0x00001000 */
  7441. #define FMC_BTR4_DATAST_5 (0x20U << FMC_BTR4_DATAST_Pos) /*!< 0x00002000 */
  7442. #define FMC_BTR4_DATAST_6 (0x40U << FMC_BTR4_DATAST_Pos) /*!< 0x00004000 */
  7443. #define FMC_BTR4_DATAST_7 (0x80U << FMC_BTR4_DATAST_Pos) /*!< 0x00008000 */
  7444. #define FMC_BTR4_BUSTURN_Pos (16U)
  7445. #define FMC_BTR4_BUSTURN_Msk (0xFU << FMC_BTR4_BUSTURN_Pos) /*!< 0x000F0000 */
  7446. #define FMC_BTR4_BUSTURN FMC_BTR4_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  7447. #define FMC_BTR4_BUSTURN_0 (0x1U << FMC_BTR4_BUSTURN_Pos) /*!< 0x00010000 */
  7448. #define FMC_BTR4_BUSTURN_1 (0x2U << FMC_BTR4_BUSTURN_Pos) /*!< 0x00020000 */
  7449. #define FMC_BTR4_BUSTURN_2 (0x4U << FMC_BTR4_BUSTURN_Pos) /*!< 0x00040000 */
  7450. #define FMC_BTR4_BUSTURN_3 (0x8U << FMC_BTR4_BUSTURN_Pos) /*!< 0x00080000 */
  7451. #define FMC_BTR4_CLKDIV_Pos (20U)
  7452. #define FMC_BTR4_CLKDIV_Msk (0xFU << FMC_BTR4_CLKDIV_Pos) /*!< 0x00F00000 */
  7453. #define FMC_BTR4_CLKDIV FMC_BTR4_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  7454. #define FMC_BTR4_CLKDIV_0 (0x1U << FMC_BTR4_CLKDIV_Pos) /*!< 0x00100000 */
  7455. #define FMC_BTR4_CLKDIV_1 (0x2U << FMC_BTR4_CLKDIV_Pos) /*!< 0x00200000 */
  7456. #define FMC_BTR4_CLKDIV_2 (0x4U << FMC_BTR4_CLKDIV_Pos) /*!< 0x00400000 */
  7457. #define FMC_BTR4_CLKDIV_3 (0x8U << FMC_BTR4_CLKDIV_Pos) /*!< 0x00800000 */
  7458. #define FMC_BTR4_DATLAT_Pos (24U)
  7459. #define FMC_BTR4_DATLAT_Msk (0xFU << FMC_BTR4_DATLAT_Pos) /*!< 0x0F000000 */
  7460. #define FMC_BTR4_DATLAT FMC_BTR4_DATLAT_Msk /*!<DATLA[3:0] bits (Data latency) */
  7461. #define FMC_BTR4_DATLAT_0 (0x1U << FMC_BTR4_DATLAT_Pos) /*!< 0x01000000 */
  7462. #define FMC_BTR4_DATLAT_1 (0x2U << FMC_BTR4_DATLAT_Pos) /*!< 0x02000000 */
  7463. #define FMC_BTR4_DATLAT_2 (0x4U << FMC_BTR4_DATLAT_Pos) /*!< 0x04000000 */
  7464. #define FMC_BTR4_DATLAT_3 (0x8U << FMC_BTR4_DATLAT_Pos) /*!< 0x08000000 */
  7465. #define FMC_BTR4_ACCMOD_Pos (28U)
  7466. #define FMC_BTR4_ACCMOD_Msk (0x3U << FMC_BTR4_ACCMOD_Pos) /*!< 0x30000000 */
  7467. #define FMC_BTR4_ACCMOD FMC_BTR4_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  7468. #define FMC_BTR4_ACCMOD_0 (0x1U << FMC_BTR4_ACCMOD_Pos) /*!< 0x10000000 */
  7469. #define FMC_BTR4_ACCMOD_1 (0x2U << FMC_BTR4_ACCMOD_Pos) /*!< 0x20000000 */
  7470. /****************** Bit definition for FMC_BWTR1 register ******************/
  7471. #define FMC_BWTR1_ADDSET_Pos (0U)
  7472. #define FMC_BWTR1_ADDSET_Msk (0xFU << FMC_BWTR1_ADDSET_Pos) /*!< 0x0000000F */
  7473. #define FMC_BWTR1_ADDSET FMC_BWTR1_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  7474. #define FMC_BWTR1_ADDSET_0 (0x1U << FMC_BWTR1_ADDSET_Pos) /*!< 0x00000001 */
  7475. #define FMC_BWTR1_ADDSET_1 (0x2U << FMC_BWTR1_ADDSET_Pos) /*!< 0x00000002 */
  7476. #define FMC_BWTR1_ADDSET_2 (0x4U << FMC_BWTR1_ADDSET_Pos) /*!< 0x00000004 */
  7477. #define FMC_BWTR1_ADDSET_3 (0x8U << FMC_BWTR1_ADDSET_Pos) /*!< 0x00000008 */
  7478. #define FMC_BWTR1_ADDHLD_Pos (4U)
  7479. #define FMC_BWTR1_ADDHLD_Msk (0xFU << FMC_BWTR1_ADDHLD_Pos) /*!< 0x000000F0 */
  7480. #define FMC_BWTR1_ADDHLD FMC_BWTR1_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  7481. #define FMC_BWTR1_ADDHLD_0 (0x1U << FMC_BWTR1_ADDHLD_Pos) /*!< 0x00000010 */
  7482. #define FMC_BWTR1_ADDHLD_1 (0x2U << FMC_BWTR1_ADDHLD_Pos) /*!< 0x00000020 */
  7483. #define FMC_BWTR1_ADDHLD_2 (0x4U << FMC_BWTR1_ADDHLD_Pos) /*!< 0x00000040 */
  7484. #define FMC_BWTR1_ADDHLD_3 (0x8U << FMC_BWTR1_ADDHLD_Pos) /*!< 0x00000080 */
  7485. #define FMC_BWTR1_DATAST_Pos (8U)
  7486. #define FMC_BWTR1_DATAST_Msk (0xFFU << FMC_BWTR1_DATAST_Pos) /*!< 0x0000FF00 */
  7487. #define FMC_BWTR1_DATAST FMC_BWTR1_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  7488. #define FMC_BWTR1_DATAST_0 (0x01U << FMC_BWTR1_DATAST_Pos) /*!< 0x00000100 */
  7489. #define FMC_BWTR1_DATAST_1 (0x02U << FMC_BWTR1_DATAST_Pos) /*!< 0x00000200 */
  7490. #define FMC_BWTR1_DATAST_2 (0x04U << FMC_BWTR1_DATAST_Pos) /*!< 0x00000400 */
  7491. #define FMC_BWTR1_DATAST_3 (0x08U << FMC_BWTR1_DATAST_Pos) /*!< 0x00000800 */
  7492. #define FMC_BWTR1_DATAST_4 (0x10U << FMC_BWTR1_DATAST_Pos) /*!< 0x00001000 */
  7493. #define FMC_BWTR1_DATAST_5 (0x20U << FMC_BWTR1_DATAST_Pos) /*!< 0x00002000 */
  7494. #define FMC_BWTR1_DATAST_6 (0x40U << FMC_BWTR1_DATAST_Pos) /*!< 0x00004000 */
  7495. #define FMC_BWTR1_DATAST_7 (0x80U << FMC_BWTR1_DATAST_Pos) /*!< 0x00008000 */
  7496. #define FMC_BWTR1_BUSTURN_Pos (16U)
  7497. #define FMC_BWTR1_BUSTURN_Msk (0xFU << FMC_BWTR1_BUSTURN_Pos) /*!< 0x000F0000 */
  7498. #define FMC_BWTR1_BUSTURN FMC_BWTR1_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  7499. #define FMC_BWTR1_BUSTURN_0 (0x1U << FMC_BWTR1_BUSTURN_Pos) /*!< 0x00010000 */
  7500. #define FMC_BWTR1_BUSTURN_1 (0x2U << FMC_BWTR1_BUSTURN_Pos) /*!< 0x00020000 */
  7501. #define FMC_BWTR1_BUSTURN_2 (0x4U << FMC_BWTR1_BUSTURN_Pos) /*!< 0x00040000 */
  7502. #define FMC_BWTR1_BUSTURN_3 (0x8U << FMC_BWTR1_BUSTURN_Pos) /*!< 0x00080000 */
  7503. #define FMC_BWTR1_ACCMOD_Pos (28U)
  7504. #define FMC_BWTR1_ACCMOD_Msk (0x3U << FMC_BWTR1_ACCMOD_Pos) /*!< 0x30000000 */
  7505. #define FMC_BWTR1_ACCMOD FMC_BWTR1_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  7506. #define FMC_BWTR1_ACCMOD_0 (0x1U << FMC_BWTR1_ACCMOD_Pos) /*!< 0x10000000 */
  7507. #define FMC_BWTR1_ACCMOD_1 (0x2U << FMC_BWTR1_ACCMOD_Pos) /*!< 0x20000000 */
  7508. /****************** Bit definition for FMC_BWTR2 register ******************/
  7509. #define FMC_BWTR2_ADDSET_Pos (0U)
  7510. #define FMC_BWTR2_ADDSET_Msk (0xFU << FMC_BWTR2_ADDSET_Pos) /*!< 0x0000000F */
  7511. #define FMC_BWTR2_ADDSET FMC_BWTR2_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  7512. #define FMC_BWTR2_ADDSET_0 (0x1U << FMC_BWTR2_ADDSET_Pos) /*!< 0x00000001 */
  7513. #define FMC_BWTR2_ADDSET_1 (0x2U << FMC_BWTR2_ADDSET_Pos) /*!< 0x00000002 */
  7514. #define FMC_BWTR2_ADDSET_2 (0x4U << FMC_BWTR2_ADDSET_Pos) /*!< 0x00000004 */
  7515. #define FMC_BWTR2_ADDSET_3 (0x8U << FMC_BWTR2_ADDSET_Pos) /*!< 0x00000008 */
  7516. #define FMC_BWTR2_ADDHLD_Pos (4U)
  7517. #define FMC_BWTR2_ADDHLD_Msk (0xFU << FMC_BWTR2_ADDHLD_Pos) /*!< 0x000000F0 */
  7518. #define FMC_BWTR2_ADDHLD FMC_BWTR2_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  7519. #define FMC_BWTR2_ADDHLD_0 (0x1U << FMC_BWTR2_ADDHLD_Pos) /*!< 0x00000010 */
  7520. #define FMC_BWTR2_ADDHLD_1 (0x2U << FMC_BWTR2_ADDHLD_Pos) /*!< 0x00000020 */
  7521. #define FMC_BWTR2_ADDHLD_2 (0x4U << FMC_BWTR2_ADDHLD_Pos) /*!< 0x00000040 */
  7522. #define FMC_BWTR2_ADDHLD_3 (0x8U << FMC_BWTR2_ADDHLD_Pos) /*!< 0x00000080 */
  7523. #define FMC_BWTR2_DATAST_Pos (8U)
  7524. #define FMC_BWTR2_DATAST_Msk (0xFFU << FMC_BWTR2_DATAST_Pos) /*!< 0x0000FF00 */
  7525. #define FMC_BWTR2_DATAST FMC_BWTR2_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  7526. #define FMC_BWTR2_DATAST_0 (0x01U << FMC_BWTR2_DATAST_Pos) /*!< 0x00000100 */
  7527. #define FMC_BWTR2_DATAST_1 (0x02U << FMC_BWTR2_DATAST_Pos) /*!< 0x00000200 */
  7528. #define FMC_BWTR2_DATAST_2 (0x04U << FMC_BWTR2_DATAST_Pos) /*!< 0x00000400 */
  7529. #define FMC_BWTR2_DATAST_3 (0x08U << FMC_BWTR2_DATAST_Pos) /*!< 0x00000800 */
  7530. #define FMC_BWTR2_DATAST_4 (0x10U << FMC_BWTR2_DATAST_Pos) /*!< 0x00001000 */
  7531. #define FMC_BWTR2_DATAST_5 (0x20U << FMC_BWTR2_DATAST_Pos) /*!< 0x00002000 */
  7532. #define FMC_BWTR2_DATAST_6 (0x40U << FMC_BWTR2_DATAST_Pos) /*!< 0x00004000 */
  7533. #define FMC_BWTR2_DATAST_7 (0x80U << FMC_BWTR2_DATAST_Pos) /*!< 0x00008000 */
  7534. #define FMC_BWTR2_BUSTURN_Pos (16U)
  7535. #define FMC_BWTR2_BUSTURN_Msk (0xFU << FMC_BWTR2_BUSTURN_Pos) /*!< 0x000F0000 */
  7536. #define FMC_BWTR2_BUSTURN FMC_BWTR2_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  7537. #define FMC_BWTR2_BUSTURN_0 (0x1U << FMC_BWTR2_BUSTURN_Pos) /*!< 0x00010000 */
  7538. #define FMC_BWTR2_BUSTURN_1 (0x2U << FMC_BWTR2_BUSTURN_Pos) /*!< 0x00020000 */
  7539. #define FMC_BWTR2_BUSTURN_2 (0x4U << FMC_BWTR2_BUSTURN_Pos) /*!< 0x00040000 */
  7540. #define FMC_BWTR2_BUSTURN_3 (0x8U << FMC_BWTR2_BUSTURN_Pos) /*!< 0x00080000 */
  7541. #define FMC_BWTR2_ACCMOD_Pos (28U)
  7542. #define FMC_BWTR2_ACCMOD_Msk (0x3U << FMC_BWTR2_ACCMOD_Pos) /*!< 0x30000000 */
  7543. #define FMC_BWTR2_ACCMOD FMC_BWTR2_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  7544. #define FMC_BWTR2_ACCMOD_0 (0x1U << FMC_BWTR2_ACCMOD_Pos) /*!< 0x10000000 */
  7545. #define FMC_BWTR2_ACCMOD_1 (0x2U << FMC_BWTR2_ACCMOD_Pos) /*!< 0x20000000 */
  7546. /****************** Bit definition for FMC_BWTR3 register ******************/
  7547. #define FMC_BWTR3_ADDSET_Pos (0U)
  7548. #define FMC_BWTR3_ADDSET_Msk (0xFU << FMC_BWTR3_ADDSET_Pos) /*!< 0x0000000F */
  7549. #define FMC_BWTR3_ADDSET FMC_BWTR3_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  7550. #define FMC_BWTR3_ADDSET_0 (0x1U << FMC_BWTR3_ADDSET_Pos) /*!< 0x00000001 */
  7551. #define FMC_BWTR3_ADDSET_1 (0x2U << FMC_BWTR3_ADDSET_Pos) /*!< 0x00000002 */
  7552. #define FMC_BWTR3_ADDSET_2 (0x4U << FMC_BWTR3_ADDSET_Pos) /*!< 0x00000004 */
  7553. #define FMC_BWTR3_ADDSET_3 (0x8U << FMC_BWTR3_ADDSET_Pos) /*!< 0x00000008 */
  7554. #define FMC_BWTR3_ADDHLD_Pos (4U)
  7555. #define FMC_BWTR3_ADDHLD_Msk (0xFU << FMC_BWTR3_ADDHLD_Pos) /*!< 0x000000F0 */
  7556. #define FMC_BWTR3_ADDHLD FMC_BWTR3_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  7557. #define FMC_BWTR3_ADDHLD_0 (0x1U << FMC_BWTR3_ADDHLD_Pos) /*!< 0x00000010 */
  7558. #define FMC_BWTR3_ADDHLD_1 (0x2U << FMC_BWTR3_ADDHLD_Pos) /*!< 0x00000020 */
  7559. #define FMC_BWTR3_ADDHLD_2 (0x4U << FMC_BWTR3_ADDHLD_Pos) /*!< 0x00000040 */
  7560. #define FMC_BWTR3_ADDHLD_3 (0x8U << FMC_BWTR3_ADDHLD_Pos) /*!< 0x00000080 */
  7561. #define FMC_BWTR3_DATAST_Pos (8U)
  7562. #define FMC_BWTR3_DATAST_Msk (0xFFU << FMC_BWTR3_DATAST_Pos) /*!< 0x0000FF00 */
  7563. #define FMC_BWTR3_DATAST FMC_BWTR3_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  7564. #define FMC_BWTR3_DATAST_0 (0x01U << FMC_BWTR3_DATAST_Pos) /*!< 0x00000100 */
  7565. #define FMC_BWTR3_DATAST_1 (0x02U << FMC_BWTR3_DATAST_Pos) /*!< 0x00000200 */
  7566. #define FMC_BWTR3_DATAST_2 (0x04U << FMC_BWTR3_DATAST_Pos) /*!< 0x00000400 */
  7567. #define FMC_BWTR3_DATAST_3 (0x08U << FMC_BWTR3_DATAST_Pos) /*!< 0x00000800 */
  7568. #define FMC_BWTR3_DATAST_4 (0x10U << FMC_BWTR3_DATAST_Pos) /*!< 0x00001000 */
  7569. #define FMC_BWTR3_DATAST_5 (0x20U << FMC_BWTR3_DATAST_Pos) /*!< 0x00002000 */
  7570. #define FMC_BWTR3_DATAST_6 (0x40U << FMC_BWTR3_DATAST_Pos) /*!< 0x00004000 */
  7571. #define FMC_BWTR3_DATAST_7 (0x80U << FMC_BWTR3_DATAST_Pos) /*!< 0x00008000 */
  7572. #define FMC_BWTR3_BUSTURN_Pos (16U)
  7573. #define FMC_BWTR3_BUSTURN_Msk (0xFU << FMC_BWTR3_BUSTURN_Pos) /*!< 0x000F0000 */
  7574. #define FMC_BWTR3_BUSTURN FMC_BWTR3_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  7575. #define FMC_BWTR3_BUSTURN_0 (0x1U << FMC_BWTR3_BUSTURN_Pos) /*!< 0x00010000 */
  7576. #define FMC_BWTR3_BUSTURN_1 (0x2U << FMC_BWTR3_BUSTURN_Pos) /*!< 0x00020000 */
  7577. #define FMC_BWTR3_BUSTURN_2 (0x4U << FMC_BWTR3_BUSTURN_Pos) /*!< 0x00040000 */
  7578. #define FMC_BWTR3_BUSTURN_3 (0x8U << FMC_BWTR3_BUSTURN_Pos) /*!< 0x00080000 */
  7579. #define FMC_BWTR3_ACCMOD_Pos (28U)
  7580. #define FMC_BWTR3_ACCMOD_Msk (0x3U << FMC_BWTR3_ACCMOD_Pos) /*!< 0x30000000 */
  7581. #define FMC_BWTR3_ACCMOD FMC_BWTR3_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  7582. #define FMC_BWTR3_ACCMOD_0 (0x1U << FMC_BWTR3_ACCMOD_Pos) /*!< 0x10000000 */
  7583. #define FMC_BWTR3_ACCMOD_1 (0x2U << FMC_BWTR3_ACCMOD_Pos) /*!< 0x20000000 */
  7584. /****************** Bit definition for FMC_BWTR4 register ******************/
  7585. #define FMC_BWTR4_ADDSET_Pos (0U)
  7586. #define FMC_BWTR4_ADDSET_Msk (0xFU << FMC_BWTR4_ADDSET_Pos) /*!< 0x0000000F */
  7587. #define FMC_BWTR4_ADDSET FMC_BWTR4_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
  7588. #define FMC_BWTR4_ADDSET_0 (0x1U << FMC_BWTR4_ADDSET_Pos) /*!< 0x00000001 */
  7589. #define FMC_BWTR4_ADDSET_1 (0x2U << FMC_BWTR4_ADDSET_Pos) /*!< 0x00000002 */
  7590. #define FMC_BWTR4_ADDSET_2 (0x4U << FMC_BWTR4_ADDSET_Pos) /*!< 0x00000004 */
  7591. #define FMC_BWTR4_ADDSET_3 (0x8U << FMC_BWTR4_ADDSET_Pos) /*!< 0x00000008 */
  7592. #define FMC_BWTR4_ADDHLD_Pos (4U)
  7593. #define FMC_BWTR4_ADDHLD_Msk (0xFU << FMC_BWTR4_ADDHLD_Pos) /*!< 0x000000F0 */
  7594. #define FMC_BWTR4_ADDHLD FMC_BWTR4_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  7595. #define FMC_BWTR4_ADDHLD_0 (0x1U << FMC_BWTR4_ADDHLD_Pos) /*!< 0x00000010 */
  7596. #define FMC_BWTR4_ADDHLD_1 (0x2U << FMC_BWTR4_ADDHLD_Pos) /*!< 0x00000020 */
  7597. #define FMC_BWTR4_ADDHLD_2 (0x4U << FMC_BWTR4_ADDHLD_Pos) /*!< 0x00000040 */
  7598. #define FMC_BWTR4_ADDHLD_3 (0x8U << FMC_BWTR4_ADDHLD_Pos) /*!< 0x00000080 */
  7599. #define FMC_BWTR4_DATAST_Pos (8U)
  7600. #define FMC_BWTR4_DATAST_Msk (0xFFU << FMC_BWTR4_DATAST_Pos) /*!< 0x0000FF00 */
  7601. #define FMC_BWTR4_DATAST FMC_BWTR4_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
  7602. #define FMC_BWTR4_DATAST_0 (0x01U << FMC_BWTR4_DATAST_Pos) /*!< 0x00000100 */
  7603. #define FMC_BWTR4_DATAST_1 (0x02U << FMC_BWTR4_DATAST_Pos) /*!< 0x00000200 */
  7604. #define FMC_BWTR4_DATAST_2 (0x04U << FMC_BWTR4_DATAST_Pos) /*!< 0x00000400 */
  7605. #define FMC_BWTR4_DATAST_3 (0x08U << FMC_BWTR4_DATAST_Pos) /*!< 0x00000800 */
  7606. #define FMC_BWTR4_DATAST_4 (0x10U << FMC_BWTR4_DATAST_Pos) /*!< 0x00001000 */
  7607. #define FMC_BWTR4_DATAST_5 (0x20U << FMC_BWTR4_DATAST_Pos) /*!< 0x00002000 */
  7608. #define FMC_BWTR4_DATAST_6 (0x40U << FMC_BWTR4_DATAST_Pos) /*!< 0x00004000 */
  7609. #define FMC_BWTR4_DATAST_7 (0x80U << FMC_BWTR4_DATAST_Pos) /*!< 0x00008000 */
  7610. #define FMC_BWTR4_BUSTURN_Pos (16U)
  7611. #define FMC_BWTR4_BUSTURN_Msk (0xFU << FMC_BWTR4_BUSTURN_Pos) /*!< 0x000F0000 */
  7612. #define FMC_BWTR4_BUSTURN FMC_BWTR4_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  7613. #define FMC_BWTR4_BUSTURN_0 (0x1U << FMC_BWTR4_BUSTURN_Pos) /*!< 0x00010000 */
  7614. #define FMC_BWTR4_BUSTURN_1 (0x2U << FMC_BWTR4_BUSTURN_Pos) /*!< 0x00020000 */
  7615. #define FMC_BWTR4_BUSTURN_2 (0x4U << FMC_BWTR4_BUSTURN_Pos) /*!< 0x00040000 */
  7616. #define FMC_BWTR4_BUSTURN_3 (0x8U << FMC_BWTR4_BUSTURN_Pos) /*!< 0x00080000 */
  7617. #define FMC_BWTR4_ACCMOD_Pos (28U)
  7618. #define FMC_BWTR4_ACCMOD_Msk (0x3U << FMC_BWTR4_ACCMOD_Pos) /*!< 0x30000000 */
  7619. #define FMC_BWTR4_ACCMOD FMC_BWTR4_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
  7620. #define FMC_BWTR4_ACCMOD_0 (0x1U << FMC_BWTR4_ACCMOD_Pos) /*!< 0x10000000 */
  7621. #define FMC_BWTR4_ACCMOD_1 (0x2U << FMC_BWTR4_ACCMOD_Pos) /*!< 0x20000000 */
  7622. /****************** Bit definition for FMC_PCR register *******************/
  7623. #define FMC_PCR_PWAITEN_Pos (1U)
  7624. #define FMC_PCR_PWAITEN_Msk (0x1U << FMC_PCR_PWAITEN_Pos) /*!< 0x00000002 */
  7625. #define FMC_PCR_PWAITEN FMC_PCR_PWAITEN_Msk /*!<Wait feature enable bit */
  7626. #define FMC_PCR_PBKEN_Pos (2U)
  7627. #define FMC_PCR_PBKEN_Msk (0x1U << FMC_PCR_PBKEN_Pos) /*!< 0x00000004 */
  7628. #define FMC_PCR_PBKEN FMC_PCR_PBKEN_Msk /*!<PC Card/NAND Flash memory bank enable bit */
  7629. #define FMC_PCR_PTYP_Pos (3U)
  7630. #define FMC_PCR_PTYP_Msk (0x1U << FMC_PCR_PTYP_Pos) /*!< 0x00000008 */
  7631. #define FMC_PCR_PTYP FMC_PCR_PTYP_Msk /*!<Memory type */
  7632. #define FMC_PCR_PWID_Pos (4U)
  7633. #define FMC_PCR_PWID_Msk (0x3U << FMC_PCR_PWID_Pos) /*!< 0x00000030 */
  7634. #define FMC_PCR_PWID FMC_PCR_PWID_Msk /*!<PWID[1:0] bits (NAND Flash databus width) */
  7635. #define FMC_PCR_PWID_0 (0x1U << FMC_PCR_PWID_Pos) /*!< 0x00000010 */
  7636. #define FMC_PCR_PWID_1 (0x2U << FMC_PCR_PWID_Pos) /*!< 0x00000020 */
  7637. #define FMC_PCR_ECCEN_Pos (6U)
  7638. #define FMC_PCR_ECCEN_Msk (0x1U << FMC_PCR_ECCEN_Pos) /*!< 0x00000040 */
  7639. #define FMC_PCR_ECCEN FMC_PCR_ECCEN_Msk /*!<ECC computation logic enable bit */
  7640. #define FMC_PCR_TCLR_Pos (9U)
  7641. #define FMC_PCR_TCLR_Msk (0xFU << FMC_PCR_TCLR_Pos) /*!< 0x00001E00 */
  7642. #define FMC_PCR_TCLR FMC_PCR_TCLR_Msk /*!<TCLR[3:0] bits (CLE to RE delay) */
  7643. #define FMC_PCR_TCLR_0 (0x1U << FMC_PCR_TCLR_Pos) /*!< 0x00000200 */
  7644. #define FMC_PCR_TCLR_1 (0x2U << FMC_PCR_TCLR_Pos) /*!< 0x00000400 */
  7645. #define FMC_PCR_TCLR_2 (0x4U << FMC_PCR_TCLR_Pos) /*!< 0x00000800 */
  7646. #define FMC_PCR_TCLR_3 (0x8U << FMC_PCR_TCLR_Pos) /*!< 0x00001000 */
  7647. #define FMC_PCR_TAR_Pos (13U)
  7648. #define FMC_PCR_TAR_Msk (0xFU << FMC_PCR_TAR_Pos) /*!< 0x0001E000 */
  7649. #define FMC_PCR_TAR FMC_PCR_TAR_Msk /*!<TAR[3:0] bits (ALE to RE delay) */
  7650. #define FMC_PCR_TAR_0 (0x1U << FMC_PCR_TAR_Pos) /*!< 0x00002000 */
  7651. #define FMC_PCR_TAR_1 (0x2U << FMC_PCR_TAR_Pos) /*!< 0x00004000 */
  7652. #define FMC_PCR_TAR_2 (0x4U << FMC_PCR_TAR_Pos) /*!< 0x00008000 */
  7653. #define FMC_PCR_TAR_3 (0x8U << FMC_PCR_TAR_Pos) /*!< 0x00010000 */
  7654. #define FMC_PCR_ECCPS_Pos (17U)
  7655. #define FMC_PCR_ECCPS_Msk (0x7U << FMC_PCR_ECCPS_Pos) /*!< 0x000E0000 */
  7656. #define FMC_PCR_ECCPS FMC_PCR_ECCPS_Msk /*!<ECCPS[2:0] bits (ECC page size) */
  7657. #define FMC_PCR_ECCPS_0 (0x1U << FMC_PCR_ECCPS_Pos) /*!< 0x00020000 */
  7658. #define FMC_PCR_ECCPS_1 (0x2U << FMC_PCR_ECCPS_Pos) /*!< 0x00040000 */
  7659. #define FMC_PCR_ECCPS_2 (0x4U << FMC_PCR_ECCPS_Pos) /*!< 0x00080000 */
  7660. /******************* Bit definition for FMC_SR register *******************/
  7661. #define FMC_SR_IRS_Pos (0U)
  7662. #define FMC_SR_IRS_Msk (0x1U << FMC_SR_IRS_Pos) /*!< 0x00000001 */
  7663. #define FMC_SR_IRS FMC_SR_IRS_Msk /*!<Interrupt Rising Edge status */
  7664. #define FMC_SR_ILS_Pos (1U)
  7665. #define FMC_SR_ILS_Msk (0x1U << FMC_SR_ILS_Pos) /*!< 0x00000002 */
  7666. #define FMC_SR_ILS FMC_SR_ILS_Msk /*!<Interrupt Level status */
  7667. #define FMC_SR_IFS_Pos (2U)
  7668. #define FMC_SR_IFS_Msk (0x1U << FMC_SR_IFS_Pos) /*!< 0x00000004 */
  7669. #define FMC_SR_IFS FMC_SR_IFS_Msk /*!<Interrupt Falling Edge status */
  7670. #define FMC_SR_IREN_Pos (3U)
  7671. #define FMC_SR_IREN_Msk (0x1U << FMC_SR_IREN_Pos) /*!< 0x00000008 */
  7672. #define FMC_SR_IREN FMC_SR_IREN_Msk /*!<Interrupt Rising Edge detection Enable bit */
  7673. #define FMC_SR_ILEN_Pos (4U)
  7674. #define FMC_SR_ILEN_Msk (0x1U << FMC_SR_ILEN_Pos) /*!< 0x00000010 */
  7675. #define FMC_SR_ILEN FMC_SR_ILEN_Msk /*!<Interrupt Level detection Enable bit */
  7676. #define FMC_SR_IFEN_Pos (5U)
  7677. #define FMC_SR_IFEN_Msk (0x1U << FMC_SR_IFEN_Pos) /*!< 0x00000020 */
  7678. #define FMC_SR_IFEN FMC_SR_IFEN_Msk /*!<Interrupt Falling Edge detection Enable bit */
  7679. #define FMC_SR_FEMPT_Pos (6U)
  7680. #define FMC_SR_FEMPT_Msk (0x1U << FMC_SR_FEMPT_Pos) /*!< 0x00000040 */
  7681. #define FMC_SR_FEMPT FMC_SR_FEMPT_Msk /*!<FIFO empty */
  7682. /****************** Bit definition for FMC_PMEM register ******************/
  7683. #define FMC_PMEM_MEMSET3_Pos (0U)
  7684. #define FMC_PMEM_MEMSET3_Msk (0xFFU << FMC_PMEM_MEMSET3_Pos) /*!< 0x000000FF */
  7685. #define FMC_PMEM_MEMSET3 FMC_PMEM_MEMSET3_Msk /*!<MEMSET3[7:0] bits (Common memory 3 setup time) */
  7686. #define FMC_PMEM_MEMSET3_0 (0x01U << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000001 */
  7687. #define FMC_PMEM_MEMSET3_1 (0x02U << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000002 */
  7688. #define FMC_PMEM_MEMSET3_2 (0x04U << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000004 */
  7689. #define FMC_PMEM_MEMSET3_3 (0x08U << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000008 */
  7690. #define FMC_PMEM_MEMSET3_4 (0x10U << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000010 */
  7691. #define FMC_PMEM_MEMSET3_5 (0x20U << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000020 */
  7692. #define FMC_PMEM_MEMSET3_6 (0x40U << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000040 */
  7693. #define FMC_PMEM_MEMSET3_7 (0x80U << FMC_PMEM_MEMSET3_Pos) /*!< 0x00000080 */
  7694. #define FMC_PMEM_MEMWAIT3_Pos (8U)
  7695. #define FMC_PMEM_MEMWAIT3_Msk (0xFFU << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x0000FF00 */
  7696. #define FMC_PMEM_MEMWAIT3 FMC_PMEM_MEMWAIT3_Msk /*!<MEMWAIT3[7:0] bits (Common memory 3 wait time) */
  7697. #define FMC_PMEM_MEMWAIT3_0 (0x01U << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00000100 */
  7698. #define FMC_PMEM_MEMWAIT3_1 (0x02U << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00000200 */
  7699. #define FMC_PMEM_MEMWAIT3_2 (0x04U << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00000400 */
  7700. #define FMC_PMEM_MEMWAIT3_3 (0x08U << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00000800 */
  7701. #define FMC_PMEM_MEMWAIT3_4 (0x10U << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00001000 */
  7702. #define FMC_PMEM_MEMWAIT3_5 (0x20U << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00002000 */
  7703. #define FMC_PMEM_MEMWAIT3_6 (0x40U << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00004000 */
  7704. #define FMC_PMEM_MEMWAIT3_7 (0x80U << FMC_PMEM_MEMWAIT3_Pos) /*!< 0x00008000 */
  7705. #define FMC_PMEM_MEMHOLD3_Pos (16U)
  7706. #define FMC_PMEM_MEMHOLD3_Msk (0xFFU << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00FF0000 */
  7707. #define FMC_PMEM_MEMHOLD3 FMC_PMEM_MEMHOLD3_Msk /*!<MEMHOLD3[7:0] bits (Common memory 3 hold time) */
  7708. #define FMC_PMEM_MEMHOLD3_0 (0x01U << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00010000 */
  7709. #define FMC_PMEM_MEMHOLD3_1 (0x02U << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00020000 */
  7710. #define FMC_PMEM_MEMHOLD3_2 (0x04U << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00040000 */
  7711. #define FMC_PMEM_MEMHOLD3_3 (0x08U << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00080000 */
  7712. #define FMC_PMEM_MEMHOLD3_4 (0x10U << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00100000 */
  7713. #define FMC_PMEM_MEMHOLD3_5 (0x20U << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00200000 */
  7714. #define FMC_PMEM_MEMHOLD3_6 (0x40U << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00400000 */
  7715. #define FMC_PMEM_MEMHOLD3_7 (0x80U << FMC_PMEM_MEMHOLD3_Pos) /*!< 0x00800000 */
  7716. #define FMC_PMEM_MEMHIZ3_Pos (24U)
  7717. #define FMC_PMEM_MEMHIZ3_Msk (0xFFU << FMC_PMEM_MEMHIZ3_Pos) /*!< 0xFF000000 */
  7718. #define FMC_PMEM_MEMHIZ3 FMC_PMEM_MEMHIZ3_Msk /*!<MEMHIZ3[7:0] bits (Common memory 3 databus HiZ time) */
  7719. #define FMC_PMEM_MEMHIZ3_0 (0x01U << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x01000000 */
  7720. #define FMC_PMEM_MEMHIZ3_1 (0x02U << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x02000000 */
  7721. #define FMC_PMEM_MEMHIZ3_2 (0x04U << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x04000000 */
  7722. #define FMC_PMEM_MEMHIZ3_3 (0x08U << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x08000000 */
  7723. #define FMC_PMEM_MEMHIZ3_4 (0x10U << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x10000000 */
  7724. #define FMC_PMEM_MEMHIZ3_5 (0x20U << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x20000000 */
  7725. #define FMC_PMEM_MEMHIZ3_6 (0x40U << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x40000000 */
  7726. #define FMC_PMEM_MEMHIZ3_7 (0x80U << FMC_PMEM_MEMHIZ3_Pos) /*!< 0x80000000 */
  7727. /****************** Bit definition for FMC_PATT register ******************/
  7728. #define FMC_PATT_ATTSET3_Pos (0U)
  7729. #define FMC_PATT_ATTSET3_Msk (0xFFU << FMC_PATT_ATTSET3_Pos) /*!< 0x000000FF */
  7730. #define FMC_PATT_ATTSET3 FMC_PATT_ATTSET3_Msk /*!<ATTSET3[7:0] bits (Attribute memory 3 setup time) */
  7731. #define FMC_PATT_ATTSET3_0 (0x01U << FMC_PATT_ATTSET3_Pos) /*!< 0x00000001 */
  7732. #define FMC_PATT_ATTSET3_1 (0x02U << FMC_PATT_ATTSET3_Pos) /*!< 0x00000002 */
  7733. #define FMC_PATT_ATTSET3_2 (0x04U << FMC_PATT_ATTSET3_Pos) /*!< 0x00000004 */
  7734. #define FMC_PATT_ATTSET3_3 (0x08U << FMC_PATT_ATTSET3_Pos) /*!< 0x00000008 */
  7735. #define FMC_PATT_ATTSET3_4 (0x10U << FMC_PATT_ATTSET3_Pos) /*!< 0x00000010 */
  7736. #define FMC_PATT_ATTSET3_5 (0x20U << FMC_PATT_ATTSET3_Pos) /*!< 0x00000020 */
  7737. #define FMC_PATT_ATTSET3_6 (0x40U << FMC_PATT_ATTSET3_Pos) /*!< 0x00000040 */
  7738. #define FMC_PATT_ATTSET3_7 (0x80U << FMC_PATT_ATTSET3_Pos) /*!< 0x00000080 */
  7739. #define FMC_PATT_ATTWAIT3_Pos (8U)
  7740. #define FMC_PATT_ATTWAIT3_Msk (0xFFU << FMC_PATT_ATTWAIT3_Pos) /*!< 0x0000FF00 */
  7741. #define FMC_PATT_ATTWAIT3 FMC_PATT_ATTWAIT3_Msk /*!<ATTWAIT3[7:0] bits (Attribute memory 3 wait time) */
  7742. #define FMC_PATT_ATTWAIT3_0 (0x01U << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00000100 */
  7743. #define FMC_PATT_ATTWAIT3_1 (0x02U << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00000200 */
  7744. #define FMC_PATT_ATTWAIT3_2 (0x04U << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00000400 */
  7745. #define FMC_PATT_ATTWAIT3_3 (0x08U << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00000800 */
  7746. #define FMC_PATT_ATTWAIT3_4 (0x10U << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00001000 */
  7747. #define FMC_PATT_ATTWAIT3_5 (0x20U << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00002000 */
  7748. #define FMC_PATT_ATTWAIT3_6 (0x40U << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00004000 */
  7749. #define FMC_PATT_ATTWAIT3_7 (0x80U << FMC_PATT_ATTWAIT3_Pos) /*!< 0x00008000 */
  7750. #define FMC_PATT_ATTHOLD3_Pos (16U)
  7751. #define FMC_PATT_ATTHOLD3_Msk (0xFFU << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00FF0000 */
  7752. #define FMC_PATT_ATTHOLD3 FMC_PATT_ATTHOLD3_Msk /*!<ATTHOLD3[7:0] bits (Attribute memory 3 hold time) */
  7753. #define FMC_PATT_ATTHOLD3_0 (0x01U << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00010000 */
  7754. #define FMC_PATT_ATTHOLD3_1 (0x02U << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00020000 */
  7755. #define FMC_PATT_ATTHOLD3_2 (0x04U << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00040000 */
  7756. #define FMC_PATT_ATTHOLD3_3 (0x08U << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00080000 */
  7757. #define FMC_PATT_ATTHOLD3_4 (0x10U << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00100000 */
  7758. #define FMC_PATT_ATTHOLD3_5 (0x20U << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00200000 */
  7759. #define FMC_PATT_ATTHOLD3_6 (0x40U << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00400000 */
  7760. #define FMC_PATT_ATTHOLD3_7 (0x80U << FMC_PATT_ATTHOLD3_Pos) /*!< 0x00800000 */
  7761. #define FMC_PATT_ATTHIZ3_Pos (24U)
  7762. #define FMC_PATT_ATTHIZ3_Msk (0xFFU << FMC_PATT_ATTHIZ3_Pos) /*!< 0xFF000000 */
  7763. #define FMC_PATT_ATTHIZ3 FMC_PATT_ATTHIZ3_Msk /*!<ATTHIZ3[7:0] bits (Attribute memory 3 databus HiZ time) */
  7764. #define FMC_PATT_ATTHIZ3_0 (0x01U << FMC_PATT_ATTHIZ3_Pos) /*!< 0x01000000 */
  7765. #define FMC_PATT_ATTHIZ3_1 (0x02U << FMC_PATT_ATTHIZ3_Pos) /*!< 0x02000000 */
  7766. #define FMC_PATT_ATTHIZ3_2 (0x04U << FMC_PATT_ATTHIZ3_Pos) /*!< 0x04000000 */
  7767. #define FMC_PATT_ATTHIZ3_3 (0x08U << FMC_PATT_ATTHIZ3_Pos) /*!< 0x08000000 */
  7768. #define FMC_PATT_ATTHIZ3_4 (0x10U << FMC_PATT_ATTHIZ3_Pos) /*!< 0x10000000 */
  7769. #define FMC_PATT_ATTHIZ3_5 (0x20U << FMC_PATT_ATTHIZ3_Pos) /*!< 0x20000000 */
  7770. #define FMC_PATT_ATTHIZ3_6 (0x40U << FMC_PATT_ATTHIZ3_Pos) /*!< 0x40000000 */
  7771. #define FMC_PATT_ATTHIZ3_7 (0x80U << FMC_PATT_ATTHIZ3_Pos) /*!< 0x80000000 */
  7772. /****************** Bit definition for FMC_ECCR register ******************/
  7773. #define FMC_ECCR_ECC3_Pos (0U)
  7774. #define FMC_ECCR_ECC3_Msk (0xFFFFFFFFU << FMC_ECCR_ECC3_Pos) /*!< 0xFFFFFFFF */
  7775. #define FMC_ECCR_ECC3 FMC_ECCR_ECC3_Msk /*!<ECC result */
  7776. /****************** Bit definition for FMC_SDCR1 register ******************/
  7777. #define FMC_SDCR1_NC_Pos (0U)
  7778. #define FMC_SDCR1_NC_Msk (0x3U << FMC_SDCR1_NC_Pos) /*!< 0x00000003 */
  7779. #define FMC_SDCR1_NC FMC_SDCR1_NC_Msk /*!<NC[1:0] bits (Number of column bits) */
  7780. #define FMC_SDCR1_NC_0 (0x1U << FMC_SDCR1_NC_Pos) /*!< 0x00000001 */
  7781. #define FMC_SDCR1_NC_1 (0x2U << FMC_SDCR1_NC_Pos) /*!< 0x00000002 */
  7782. #define FMC_SDCR1_NR_Pos (2U)
  7783. #define FMC_SDCR1_NR_Msk (0x3U << FMC_SDCR1_NR_Pos) /*!< 0x0000000C */
  7784. #define FMC_SDCR1_NR FMC_SDCR1_NR_Msk /*!<NR[1:0] bits (Number of row bits) */
  7785. #define FMC_SDCR1_NR_0 (0x1U << FMC_SDCR1_NR_Pos) /*!< 0x00000004 */
  7786. #define FMC_SDCR1_NR_1 (0x2U << FMC_SDCR1_NR_Pos) /*!< 0x00000008 */
  7787. #define FMC_SDCR1_MWID_Pos (4U)
  7788. #define FMC_SDCR1_MWID_Msk (0x3U << FMC_SDCR1_MWID_Pos) /*!< 0x00000030 */
  7789. #define FMC_SDCR1_MWID FMC_SDCR1_MWID_Msk /*!<NR[1:0] bits (Number of row bits) */
  7790. #define FMC_SDCR1_MWID_0 (0x1U << FMC_SDCR1_MWID_Pos) /*!< 0x00000010 */
  7791. #define FMC_SDCR1_MWID_1 (0x2U << FMC_SDCR1_MWID_Pos) /*!< 0x00000020 */
  7792. #define FMC_SDCR1_NB_Pos (6U)
  7793. #define FMC_SDCR1_NB_Msk (0x1U << FMC_SDCR1_NB_Pos) /*!< 0x00000040 */
  7794. #define FMC_SDCR1_NB FMC_SDCR1_NB_Msk /*!<Number of internal bank */
  7795. #define FMC_SDCR1_CAS_Pos (7U)
  7796. #define FMC_SDCR1_CAS_Msk (0x3U << FMC_SDCR1_CAS_Pos) /*!< 0x00000180 */
  7797. #define FMC_SDCR1_CAS FMC_SDCR1_CAS_Msk /*!<CAS[1:0] bits (CAS latency) */
  7798. #define FMC_SDCR1_CAS_0 (0x1U << FMC_SDCR1_CAS_Pos) /*!< 0x00000080 */
  7799. #define FMC_SDCR1_CAS_1 (0x2U << FMC_SDCR1_CAS_Pos) /*!< 0x00000100 */
  7800. #define FMC_SDCR1_WP_Pos (9U)
  7801. #define FMC_SDCR1_WP_Msk (0x1U << FMC_SDCR1_WP_Pos) /*!< 0x00000200 */
  7802. #define FMC_SDCR1_WP FMC_SDCR1_WP_Msk /*!<Write protection */
  7803. #define FMC_SDCR1_SDCLK_Pos (10U)
  7804. #define FMC_SDCR1_SDCLK_Msk (0x3U << FMC_SDCR1_SDCLK_Pos) /*!< 0x00000C00 */
  7805. #define FMC_SDCR1_SDCLK FMC_SDCR1_SDCLK_Msk /*!<SDRAM clock configuration */
  7806. #define FMC_SDCR1_SDCLK_0 (0x1U << FMC_SDCR1_SDCLK_Pos) /*!< 0x00000400 */
  7807. #define FMC_SDCR1_SDCLK_1 (0x2U << FMC_SDCR1_SDCLK_Pos) /*!< 0x00000800 */
  7808. #define FMC_SDCR1_RBURST_Pos (12U)
  7809. #define FMC_SDCR1_RBURST_Msk (0x1U << FMC_SDCR1_RBURST_Pos) /*!< 0x00001000 */
  7810. #define FMC_SDCR1_RBURST FMC_SDCR1_RBURST_Msk /*!<Read burst */
  7811. #define FMC_SDCR1_RPIPE_Pos (13U)
  7812. #define FMC_SDCR1_RPIPE_Msk (0x3U << FMC_SDCR1_RPIPE_Pos) /*!< 0x00006000 */
  7813. #define FMC_SDCR1_RPIPE FMC_SDCR1_RPIPE_Msk /*!<Write protection */
  7814. #define FMC_SDCR1_RPIPE_0 (0x1U << FMC_SDCR1_RPIPE_Pos) /*!< 0x00002000 */
  7815. #define FMC_SDCR1_RPIPE_1 (0x2U << FMC_SDCR1_RPIPE_Pos) /*!< 0x00004000 */
  7816. /****************** Bit definition for FMC_SDCR2 register ******************/
  7817. #define FMC_SDCR2_NC_Pos (0U)
  7818. #define FMC_SDCR2_NC_Msk (0x3U << FMC_SDCR2_NC_Pos) /*!< 0x00000003 */
  7819. #define FMC_SDCR2_NC FMC_SDCR2_NC_Msk /*!<NC[1:0] bits (Number of column bits) */
  7820. #define FMC_SDCR2_NC_0 (0x1U << FMC_SDCR2_NC_Pos) /*!< 0x00000001 */
  7821. #define FMC_SDCR2_NC_1 (0x2U << FMC_SDCR2_NC_Pos) /*!< 0x00000002 */
  7822. #define FMC_SDCR2_NR_Pos (2U)
  7823. #define FMC_SDCR2_NR_Msk (0x3U << FMC_SDCR2_NR_Pos) /*!< 0x0000000C */
  7824. #define FMC_SDCR2_NR FMC_SDCR2_NR_Msk /*!<NR[1:0] bits (Number of row bits) */
  7825. #define FMC_SDCR2_NR_0 (0x1U << FMC_SDCR2_NR_Pos) /*!< 0x00000004 */
  7826. #define FMC_SDCR2_NR_1 (0x2U << FMC_SDCR2_NR_Pos) /*!< 0x00000008 */
  7827. #define FMC_SDCR2_MWID_Pos (4U)
  7828. #define FMC_SDCR2_MWID_Msk (0x3U << FMC_SDCR2_MWID_Pos) /*!< 0x00000030 */
  7829. #define FMC_SDCR2_MWID FMC_SDCR2_MWID_Msk /*!<NR[1:0] bits (Number of row bits) */
  7830. #define FMC_SDCR2_MWID_0 (0x1U << FMC_SDCR2_MWID_Pos) /*!< 0x00000010 */
  7831. #define FMC_SDCR2_MWID_1 (0x2U << FMC_SDCR2_MWID_Pos) /*!< 0x00000020 */
  7832. #define FMC_SDCR2_NB_Pos (6U)
  7833. #define FMC_SDCR2_NB_Msk (0x1U << FMC_SDCR2_NB_Pos) /*!< 0x00000040 */
  7834. #define FMC_SDCR2_NB FMC_SDCR2_NB_Msk /*!<Number of internal bank */
  7835. #define FMC_SDCR2_CAS_Pos (7U)
  7836. #define FMC_SDCR2_CAS_Msk (0x3U << FMC_SDCR2_CAS_Pos) /*!< 0x00000180 */
  7837. #define FMC_SDCR2_CAS FMC_SDCR2_CAS_Msk /*!<CAS[1:0] bits (CAS latency) */
  7838. #define FMC_SDCR2_CAS_0 (0x1U << FMC_SDCR2_CAS_Pos) /*!< 0x00000080 */
  7839. #define FMC_SDCR2_CAS_1 (0x2U << FMC_SDCR2_CAS_Pos) /*!< 0x00000100 */
  7840. #define FMC_SDCR2_WP_Pos (9U)
  7841. #define FMC_SDCR2_WP_Msk (0x1U << FMC_SDCR2_WP_Pos) /*!< 0x00000200 */
  7842. #define FMC_SDCR2_WP FMC_SDCR2_WP_Msk /*!<Write protection */
  7843. #define FMC_SDCR2_SDCLK_Pos (10U)
  7844. #define FMC_SDCR2_SDCLK_Msk (0x3U << FMC_SDCR2_SDCLK_Pos) /*!< 0x00000C00 */
  7845. #define FMC_SDCR2_SDCLK FMC_SDCR2_SDCLK_Msk /*!<SDCLK[1:0] (SDRAM clock configuration) */
  7846. #define FMC_SDCR2_SDCLK_0 (0x1U << FMC_SDCR2_SDCLK_Pos) /*!< 0x00000400 */
  7847. #define FMC_SDCR2_SDCLK_1 (0x2U << FMC_SDCR2_SDCLK_Pos) /*!< 0x00000800 */
  7848. #define FMC_SDCR2_RBURST_Pos (12U)
  7849. #define FMC_SDCR2_RBURST_Msk (0x1U << FMC_SDCR2_RBURST_Pos) /*!< 0x00001000 */
  7850. #define FMC_SDCR2_RBURST FMC_SDCR2_RBURST_Msk /*!<Read burst */
  7851. #define FMC_SDCR2_RPIPE_Pos (13U)
  7852. #define FMC_SDCR2_RPIPE_Msk (0x3U << FMC_SDCR2_RPIPE_Pos) /*!< 0x00006000 */
  7853. #define FMC_SDCR2_RPIPE FMC_SDCR2_RPIPE_Msk /*!<RPIPE[1:0](Read pipe) */
  7854. #define FMC_SDCR2_RPIPE_0 (0x1U << FMC_SDCR2_RPIPE_Pos) /*!< 0x00002000 */
  7855. #define FMC_SDCR2_RPIPE_1 (0x2U << FMC_SDCR2_RPIPE_Pos) /*!< 0x00004000 */
  7856. /****************** Bit definition for FMC_SDTR1 register ******************/
  7857. #define FMC_SDTR1_TMRD_Pos (0U)
  7858. #define FMC_SDTR1_TMRD_Msk (0xFU << FMC_SDTR1_TMRD_Pos) /*!< 0x0000000F */
  7859. #define FMC_SDTR1_TMRD FMC_SDTR1_TMRD_Msk /*!<TMRD[3:0] bits (Load mode register to active) */
  7860. #define FMC_SDTR1_TMRD_0 (0x1U << FMC_SDTR1_TMRD_Pos) /*!< 0x00000001 */
  7861. #define FMC_SDTR1_TMRD_1 (0x2U << FMC_SDTR1_TMRD_Pos) /*!< 0x00000002 */
  7862. #define FMC_SDTR1_TMRD_2 (0x4U << FMC_SDTR1_TMRD_Pos) /*!< 0x00000004 */
  7863. #define FMC_SDTR1_TMRD_3 (0x8U << FMC_SDTR1_TMRD_Pos) /*!< 0x00000008 */
  7864. #define FMC_SDTR1_TXSR_Pos (4U)
  7865. #define FMC_SDTR1_TXSR_Msk (0xFU << FMC_SDTR1_TXSR_Pos) /*!< 0x000000F0 */
  7866. #define FMC_SDTR1_TXSR FMC_SDTR1_TXSR_Msk /*!<TXSR[3:0] bits (Exit self refresh) */
  7867. #define FMC_SDTR1_TXSR_0 (0x1U << FMC_SDTR1_TXSR_Pos) /*!< 0x00000010 */
  7868. #define FMC_SDTR1_TXSR_1 (0x2U << FMC_SDTR1_TXSR_Pos) /*!< 0x00000020 */
  7869. #define FMC_SDTR1_TXSR_2 (0x4U << FMC_SDTR1_TXSR_Pos) /*!< 0x00000040 */
  7870. #define FMC_SDTR1_TXSR_3 (0x8U << FMC_SDTR1_TXSR_Pos) /*!< 0x00000080 */
  7871. #define FMC_SDTR1_TRAS_Pos (8U)
  7872. #define FMC_SDTR1_TRAS_Msk (0xFU << FMC_SDTR1_TRAS_Pos) /*!< 0x00000F00 */
  7873. #define FMC_SDTR1_TRAS FMC_SDTR1_TRAS_Msk /*!<TRAS[3:0] bits (Self refresh time) */
  7874. #define FMC_SDTR1_TRAS_0 (0x1U << FMC_SDTR1_TRAS_Pos) /*!< 0x00000100 */
  7875. #define FMC_SDTR1_TRAS_1 (0x2U << FMC_SDTR1_TRAS_Pos) /*!< 0x00000200 */
  7876. #define FMC_SDTR1_TRAS_2 (0x4U << FMC_SDTR1_TRAS_Pos) /*!< 0x00000400 */
  7877. #define FMC_SDTR1_TRAS_3 (0x8U << FMC_SDTR1_TRAS_Pos) /*!< 0x00000800 */
  7878. #define FMC_SDTR1_TRC_Pos (12U)
  7879. #define FMC_SDTR1_TRC_Msk (0xFU << FMC_SDTR1_TRC_Pos) /*!< 0x0000F000 */
  7880. #define FMC_SDTR1_TRC FMC_SDTR1_TRC_Msk /*!<TRC[2:0] bits (Row cycle delay) */
  7881. #define FMC_SDTR1_TRC_0 (0x1U << FMC_SDTR1_TRC_Pos) /*!< 0x00001000 */
  7882. #define FMC_SDTR1_TRC_1 (0x2U << FMC_SDTR1_TRC_Pos) /*!< 0x00002000 */
  7883. #define FMC_SDTR1_TRC_2 (0x4U << FMC_SDTR1_TRC_Pos) /*!< 0x00004000 */
  7884. #define FMC_SDTR1_TWR_Pos (16U)
  7885. #define FMC_SDTR1_TWR_Msk (0xFU << FMC_SDTR1_TWR_Pos) /*!< 0x000F0000 */
  7886. #define FMC_SDTR1_TWR FMC_SDTR1_TWR_Msk /*!<TRC[2:0] bits (Write recovery delay) */
  7887. #define FMC_SDTR1_TWR_0 (0x1U << FMC_SDTR1_TWR_Pos) /*!< 0x00010000 */
  7888. #define FMC_SDTR1_TWR_1 (0x2U << FMC_SDTR1_TWR_Pos) /*!< 0x00020000 */
  7889. #define FMC_SDTR1_TWR_2 (0x4U << FMC_SDTR1_TWR_Pos) /*!< 0x00040000 */
  7890. #define FMC_SDTR1_TRP_Pos (20U)
  7891. #define FMC_SDTR1_TRP_Msk (0xFU << FMC_SDTR1_TRP_Pos) /*!< 0x00F00000 */
  7892. #define FMC_SDTR1_TRP FMC_SDTR1_TRP_Msk /*!<TRP[2:0] bits (Row precharge delay) */
  7893. #define FMC_SDTR1_TRP_0 (0x1U << FMC_SDTR1_TRP_Pos) /*!< 0x00100000 */
  7894. #define FMC_SDTR1_TRP_1 (0x2U << FMC_SDTR1_TRP_Pos) /*!< 0x00200000 */
  7895. #define FMC_SDTR1_TRP_2 (0x4U << FMC_SDTR1_TRP_Pos) /*!< 0x00400000 */
  7896. #define FMC_SDTR1_TRCD_Pos (24U)
  7897. #define FMC_SDTR1_TRCD_Msk (0xFU << FMC_SDTR1_TRCD_Pos) /*!< 0x0F000000 */
  7898. #define FMC_SDTR1_TRCD FMC_SDTR1_TRCD_Msk /*!<TRP[2:0] bits (Row to column delay) */
  7899. #define FMC_SDTR1_TRCD_0 (0x1U << FMC_SDTR1_TRCD_Pos) /*!< 0x01000000 */
  7900. #define FMC_SDTR1_TRCD_1 (0x2U << FMC_SDTR1_TRCD_Pos) /*!< 0x02000000 */
  7901. #define FMC_SDTR1_TRCD_2 (0x4U << FMC_SDTR1_TRCD_Pos) /*!< 0x04000000 */
  7902. /****************** Bit definition for FMC_SDTR2 register ******************/
  7903. #define FMC_SDTR2_TMRD_Pos (0U)
  7904. #define FMC_SDTR2_TMRD_Msk (0xFU << FMC_SDTR2_TMRD_Pos) /*!< 0x0000000F */
  7905. #define FMC_SDTR2_TMRD FMC_SDTR2_TMRD_Msk /*!<TMRD[3:0] bits (Load mode register to active) */
  7906. #define FMC_SDTR2_TMRD_0 (0x1U << FMC_SDTR2_TMRD_Pos) /*!< 0x00000001 */
  7907. #define FMC_SDTR2_TMRD_1 (0x2U << FMC_SDTR2_TMRD_Pos) /*!< 0x00000002 */
  7908. #define FMC_SDTR2_TMRD_2 (0x4U << FMC_SDTR2_TMRD_Pos) /*!< 0x00000004 */
  7909. #define FMC_SDTR2_TMRD_3 (0x8U << FMC_SDTR2_TMRD_Pos) /*!< 0x00000008 */
  7910. #define FMC_SDTR2_TXSR_Pos (4U)
  7911. #define FMC_SDTR2_TXSR_Msk (0xFU << FMC_SDTR2_TXSR_Pos) /*!< 0x000000F0 */
  7912. #define FMC_SDTR2_TXSR FMC_SDTR2_TXSR_Msk /*!<TXSR[3:0] bits (Exit self refresh) */
  7913. #define FMC_SDTR2_TXSR_0 (0x1U << FMC_SDTR2_TXSR_Pos) /*!< 0x00000010 */
  7914. #define FMC_SDTR2_TXSR_1 (0x2U << FMC_SDTR2_TXSR_Pos) /*!< 0x00000020 */
  7915. #define FMC_SDTR2_TXSR_2 (0x4U << FMC_SDTR2_TXSR_Pos) /*!< 0x00000040 */
  7916. #define FMC_SDTR2_TXSR_3 (0x8U << FMC_SDTR2_TXSR_Pos) /*!< 0x00000080 */
  7917. #define FMC_SDTR2_TRAS_Pos (8U)
  7918. #define FMC_SDTR2_TRAS_Msk (0xFU << FMC_SDTR2_TRAS_Pos) /*!< 0x00000F00 */
  7919. #define FMC_SDTR2_TRAS FMC_SDTR2_TRAS_Msk /*!<TRAS[3:0] bits (Self refresh time) */
  7920. #define FMC_SDTR2_TRAS_0 (0x1U << FMC_SDTR2_TRAS_Pos) /*!< 0x00000100 */
  7921. #define FMC_SDTR2_TRAS_1 (0x2U << FMC_SDTR2_TRAS_Pos) /*!< 0x00000200 */
  7922. #define FMC_SDTR2_TRAS_2 (0x4U << FMC_SDTR2_TRAS_Pos) /*!< 0x00000400 */
  7923. #define FMC_SDTR2_TRAS_3 (0x8U << FMC_SDTR2_TRAS_Pos) /*!< 0x00000800 */
  7924. #define FMC_SDTR2_TRC_Pos (12U)
  7925. #define FMC_SDTR2_TRC_Msk (0xFU << FMC_SDTR2_TRC_Pos) /*!< 0x0000F000 */
  7926. #define FMC_SDTR2_TRC FMC_SDTR2_TRC_Msk /*!<TRC[2:0] bits (Row cycle delay) */
  7927. #define FMC_SDTR2_TRC_0 (0x1U << FMC_SDTR2_TRC_Pos) /*!< 0x00001000 */
  7928. #define FMC_SDTR2_TRC_1 (0x2U << FMC_SDTR2_TRC_Pos) /*!< 0x00002000 */
  7929. #define FMC_SDTR2_TRC_2 (0x4U << FMC_SDTR2_TRC_Pos) /*!< 0x00004000 */
  7930. #define FMC_SDTR2_TWR_Pos (16U)
  7931. #define FMC_SDTR2_TWR_Msk (0xFU << FMC_SDTR2_TWR_Pos) /*!< 0x000F0000 */
  7932. #define FMC_SDTR2_TWR FMC_SDTR2_TWR_Msk /*!<TRC[2:0] bits (Write recovery delay) */
  7933. #define FMC_SDTR2_TWR_0 (0x1U << FMC_SDTR2_TWR_Pos) /*!< 0x00010000 */
  7934. #define FMC_SDTR2_TWR_1 (0x2U << FMC_SDTR2_TWR_Pos) /*!< 0x00020000 */
  7935. #define FMC_SDTR2_TWR_2 (0x4U << FMC_SDTR2_TWR_Pos) /*!< 0x00040000 */
  7936. #define FMC_SDTR2_TRP_Pos (20U)
  7937. #define FMC_SDTR2_TRP_Msk (0xFU << FMC_SDTR2_TRP_Pos) /*!< 0x00F00000 */
  7938. #define FMC_SDTR2_TRP FMC_SDTR2_TRP_Msk /*!<TRP[2:0] bits (Row precharge delay) */
  7939. #define FMC_SDTR2_TRP_0 (0x1U << FMC_SDTR2_TRP_Pos) /*!< 0x00100000 */
  7940. #define FMC_SDTR2_TRP_1 (0x2U << FMC_SDTR2_TRP_Pos) /*!< 0x00200000 */
  7941. #define FMC_SDTR2_TRP_2 (0x4U << FMC_SDTR2_TRP_Pos) /*!< 0x00400000 */
  7942. #define FMC_SDTR2_TRCD_Pos (24U)
  7943. #define FMC_SDTR2_TRCD_Msk (0xFU << FMC_SDTR2_TRCD_Pos) /*!< 0x0F000000 */
  7944. #define FMC_SDTR2_TRCD FMC_SDTR2_TRCD_Msk /*!<TRP[2:0] bits (Row to column delay) */
  7945. #define FMC_SDTR2_TRCD_0 (0x1U << FMC_SDTR2_TRCD_Pos) /*!< 0x01000000 */
  7946. #define FMC_SDTR2_TRCD_1 (0x2U << FMC_SDTR2_TRCD_Pos) /*!< 0x02000000 */
  7947. #define FMC_SDTR2_TRCD_2 (0x4U << FMC_SDTR2_TRCD_Pos) /*!< 0x04000000 */
  7948. /****************** Bit definition for FMC_SDCMR register ******************/
  7949. #define FMC_SDCMR_MODE_Pos (0U)
  7950. #define FMC_SDCMR_MODE_Msk (0x7U << FMC_SDCMR_MODE_Pos) /*!< 0x00000007 */
  7951. #define FMC_SDCMR_MODE FMC_SDCMR_MODE_Msk /*!<MODE[2:0] bits (Command mode) */
  7952. #define FMC_SDCMR_MODE_0 (0x1U << FMC_SDCMR_MODE_Pos) /*!< 0x00000001 */
  7953. #define FMC_SDCMR_MODE_1 (0x2U << FMC_SDCMR_MODE_Pos) /*!< 0x00000002 */
  7954. #define FMC_SDCMR_MODE_2 (0x4U << FMC_SDCMR_MODE_Pos) /*!< 0x00000004 */
  7955. #define FMC_SDCMR_CTB2_Pos (3U)
  7956. #define FMC_SDCMR_CTB2_Msk (0x1U << FMC_SDCMR_CTB2_Pos) /*!< 0x00000008 */
  7957. #define FMC_SDCMR_CTB2 FMC_SDCMR_CTB2_Msk /*!<Command target 2 */
  7958. #define FMC_SDCMR_CTB1_Pos (4U)
  7959. #define FMC_SDCMR_CTB1_Msk (0x1U << FMC_SDCMR_CTB1_Pos) /*!< 0x00000010 */
  7960. #define FMC_SDCMR_CTB1 FMC_SDCMR_CTB1_Msk /*!<Command target 1 */
  7961. #define FMC_SDCMR_NRFS_Pos (5U)
  7962. #define FMC_SDCMR_NRFS_Msk (0xFU << FMC_SDCMR_NRFS_Pos) /*!< 0x000001E0 */
  7963. #define FMC_SDCMR_NRFS FMC_SDCMR_NRFS_Msk /*!<NRFS[3:0] bits (Number of auto-refresh) */
  7964. #define FMC_SDCMR_NRFS_0 (0x1U << FMC_SDCMR_NRFS_Pos) /*!< 0x00000020 */
  7965. #define FMC_SDCMR_NRFS_1 (0x2U << FMC_SDCMR_NRFS_Pos) /*!< 0x00000040 */
  7966. #define FMC_SDCMR_NRFS_2 (0x4U << FMC_SDCMR_NRFS_Pos) /*!< 0x00000080 */
  7967. #define FMC_SDCMR_NRFS_3 (0x8U << FMC_SDCMR_NRFS_Pos) /*!< 0x00000100 */
  7968. #define FMC_SDCMR_MRD_Pos (9U)
  7969. #define FMC_SDCMR_MRD_Msk (0x1FFFU << FMC_SDCMR_MRD_Pos) /*!< 0x003FFE00 */
  7970. #define FMC_SDCMR_MRD FMC_SDCMR_MRD_Msk /*!<MRD[12:0] bits (Mode register definition) */
  7971. /****************** Bit definition for FMC_SDRTR register ******************/
  7972. #define FMC_SDRTR_CRE_Pos (0U)
  7973. #define FMC_SDRTR_CRE_Msk (0x1U << FMC_SDRTR_CRE_Pos) /*!< 0x00000001 */
  7974. #define FMC_SDRTR_CRE FMC_SDRTR_CRE_Msk /*!<Clear refresh error flag */
  7975. #define FMC_SDRTR_COUNT_Pos (1U)
  7976. #define FMC_SDRTR_COUNT_Msk (0x1FFFU << FMC_SDRTR_COUNT_Pos) /*!< 0x00003FFE */
  7977. #define FMC_SDRTR_COUNT FMC_SDRTR_COUNT_Msk /*!<COUNT[12:0] bits (Refresh timer count) */
  7978. #define FMC_SDRTR_REIE_Pos (14U)
  7979. #define FMC_SDRTR_REIE_Msk (0x1U << FMC_SDRTR_REIE_Pos) /*!< 0x00004000 */
  7980. #define FMC_SDRTR_REIE FMC_SDRTR_REIE_Msk /*!<RES interupt enable */
  7981. /****************** Bit definition for FMC_SDSR register ******************/
  7982. #define FMC_SDSR_RE_Pos (0U)
  7983. #define FMC_SDSR_RE_Msk (0x1U << FMC_SDSR_RE_Pos) /*!< 0x00000001 */
  7984. #define FMC_SDSR_RE FMC_SDSR_RE_Msk /*!<Refresh error flag */
  7985. #define FMC_SDSR_MODES1_Pos (1U)
  7986. #define FMC_SDSR_MODES1_Msk (0x3U << FMC_SDSR_MODES1_Pos) /*!< 0x00000006 */
  7987. #define FMC_SDSR_MODES1 FMC_SDSR_MODES1_Msk /*!<MODES1[1:0]bits (Status mode for bank 1) */
  7988. #define FMC_SDSR_MODES1_0 (0x1U << FMC_SDSR_MODES1_Pos) /*!< 0x00000002 */
  7989. #define FMC_SDSR_MODES1_1 (0x2U << FMC_SDSR_MODES1_Pos) /*!< 0x00000004 */
  7990. #define FMC_SDSR_MODES2_Pos (3U)
  7991. #define FMC_SDSR_MODES2_Msk (0x3U << FMC_SDSR_MODES2_Pos) /*!< 0x00000018 */
  7992. #define FMC_SDSR_MODES2 FMC_SDSR_MODES2_Msk /*!<MODES2[1:0]bits (Status mode for bank 2) */
  7993. #define FMC_SDSR_MODES2_0 (0x1U << FMC_SDSR_MODES2_Pos) /*!< 0x00000008 */
  7994. #define FMC_SDSR_MODES2_1 (0x2U << FMC_SDSR_MODES2_Pos) /*!< 0x00000010 */
  7995. #define FMC_SDSR_BUSY_Pos (5U)
  7996. #define FMC_SDSR_BUSY_Msk (0x1U << FMC_SDSR_BUSY_Pos) /*!< 0x00000020 */
  7997. #define FMC_SDSR_BUSY FMC_SDSR_BUSY_Msk /*!<Busy status */
  7998. /******************************************************************************/
  7999. /* */
  8000. /* General Purpose I/O */
  8001. /* */
  8002. /******************************************************************************/
  8003. /****************** Bits definition for GPIO_MODER register *****************/
  8004. #define GPIO_MODER_MODER0_Pos (0U)
  8005. #define GPIO_MODER_MODER0_Msk (0x3U << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */
  8006. #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk
  8007. #define GPIO_MODER_MODER0_0 (0x1U << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */
  8008. #define GPIO_MODER_MODER0_1 (0x2U << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */
  8009. #define GPIO_MODER_MODER1_Pos (2U)
  8010. #define GPIO_MODER_MODER1_Msk (0x3U << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */
  8011. #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk
  8012. #define GPIO_MODER_MODER1_0 (0x1U << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */
  8013. #define GPIO_MODER_MODER1_1 (0x2U << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */
  8014. #define GPIO_MODER_MODER2_Pos (4U)
  8015. #define GPIO_MODER_MODER2_Msk (0x3U << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */
  8016. #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk
  8017. #define GPIO_MODER_MODER2_0 (0x1U << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */
  8018. #define GPIO_MODER_MODER2_1 (0x2U << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */
  8019. #define GPIO_MODER_MODER3_Pos (6U)
  8020. #define GPIO_MODER_MODER3_Msk (0x3U << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */
  8021. #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk
  8022. #define GPIO_MODER_MODER3_0 (0x1U << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */
  8023. #define GPIO_MODER_MODER3_1 (0x2U << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */
  8024. #define GPIO_MODER_MODER4_Pos (8U)
  8025. #define GPIO_MODER_MODER4_Msk (0x3U << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */
  8026. #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk
  8027. #define GPIO_MODER_MODER4_0 (0x1U << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */
  8028. #define GPIO_MODER_MODER4_1 (0x2U << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */
  8029. #define GPIO_MODER_MODER5_Pos (10U)
  8030. #define GPIO_MODER_MODER5_Msk (0x3U << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */
  8031. #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk
  8032. #define GPIO_MODER_MODER5_0 (0x1U << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */
  8033. #define GPIO_MODER_MODER5_1 (0x2U << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */
  8034. #define GPIO_MODER_MODER6_Pos (12U)
  8035. #define GPIO_MODER_MODER6_Msk (0x3U << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */
  8036. #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk
  8037. #define GPIO_MODER_MODER6_0 (0x1U << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */
  8038. #define GPIO_MODER_MODER6_1 (0x2U << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */
  8039. #define GPIO_MODER_MODER7_Pos (14U)
  8040. #define GPIO_MODER_MODER7_Msk (0x3U << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */
  8041. #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk
  8042. #define GPIO_MODER_MODER7_0 (0x1U << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */
  8043. #define GPIO_MODER_MODER7_1 (0x2U << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */
  8044. #define GPIO_MODER_MODER8_Pos (16U)
  8045. #define GPIO_MODER_MODER8_Msk (0x3U << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */
  8046. #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk
  8047. #define GPIO_MODER_MODER8_0 (0x1U << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */
  8048. #define GPIO_MODER_MODER8_1 (0x2U << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */
  8049. #define GPIO_MODER_MODER9_Pos (18U)
  8050. #define GPIO_MODER_MODER9_Msk (0x3U << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */
  8051. #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk
  8052. #define GPIO_MODER_MODER9_0 (0x1U << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */
  8053. #define GPIO_MODER_MODER9_1 (0x2U << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */
  8054. #define GPIO_MODER_MODER10_Pos (20U)
  8055. #define GPIO_MODER_MODER10_Msk (0x3U << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */
  8056. #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk
  8057. #define GPIO_MODER_MODER10_0 (0x1U << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */
  8058. #define GPIO_MODER_MODER10_1 (0x2U << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */
  8059. #define GPIO_MODER_MODER11_Pos (22U)
  8060. #define GPIO_MODER_MODER11_Msk (0x3U << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */
  8061. #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk
  8062. #define GPIO_MODER_MODER11_0 (0x1U << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */
  8063. #define GPIO_MODER_MODER11_1 (0x2U << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */
  8064. #define GPIO_MODER_MODER12_Pos (24U)
  8065. #define GPIO_MODER_MODER12_Msk (0x3U << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */
  8066. #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk
  8067. #define GPIO_MODER_MODER12_0 (0x1U << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */
  8068. #define GPIO_MODER_MODER12_1 (0x2U << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */
  8069. #define GPIO_MODER_MODER13_Pos (26U)
  8070. #define GPIO_MODER_MODER13_Msk (0x3U << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */
  8071. #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk
  8072. #define GPIO_MODER_MODER13_0 (0x1U << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */
  8073. #define GPIO_MODER_MODER13_1 (0x2U << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */
  8074. #define GPIO_MODER_MODER14_Pos (28U)
  8075. #define GPIO_MODER_MODER14_Msk (0x3U << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */
  8076. #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk
  8077. #define GPIO_MODER_MODER14_0 (0x1U << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */
  8078. #define GPIO_MODER_MODER14_1 (0x2U << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */
  8079. #define GPIO_MODER_MODER15_Pos (30U)
  8080. #define GPIO_MODER_MODER15_Msk (0x3U << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */
  8081. #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk
  8082. #define GPIO_MODER_MODER15_0 (0x1U << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */
  8083. #define GPIO_MODER_MODER15_1 (0x2U << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */
  8084. /****************** Bits definition for GPIO_OTYPER register ****************/
  8085. #define GPIO_OTYPER_OT_0 0x00000001U
  8086. #define GPIO_OTYPER_OT_1 0x00000002U
  8087. #define GPIO_OTYPER_OT_2 0x00000004U
  8088. #define GPIO_OTYPER_OT_3 0x00000008U
  8089. #define GPIO_OTYPER_OT_4 0x00000010U
  8090. #define GPIO_OTYPER_OT_5 0x00000020U
  8091. #define GPIO_OTYPER_OT_6 0x00000040U
  8092. #define GPIO_OTYPER_OT_7 0x00000080U
  8093. #define GPIO_OTYPER_OT_8 0x00000100U
  8094. #define GPIO_OTYPER_OT_9 0x00000200U
  8095. #define GPIO_OTYPER_OT_10 0x00000400U
  8096. #define GPIO_OTYPER_OT_11 0x00000800U
  8097. #define GPIO_OTYPER_OT_12 0x00001000U
  8098. #define GPIO_OTYPER_OT_13 0x00002000U
  8099. #define GPIO_OTYPER_OT_14 0x00004000U
  8100. #define GPIO_OTYPER_OT_15 0x00008000U
  8101. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  8102. #define GPIO_OSPEEDER_OSPEEDR0_Pos (0U)
  8103. #define GPIO_OSPEEDER_OSPEEDR0_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000003 */
  8104. #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDER_OSPEEDR0_Msk
  8105. #define GPIO_OSPEEDER_OSPEEDR0_0 (0x1U << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000001 */
  8106. #define GPIO_OSPEEDER_OSPEEDR0_1 (0x2U << GPIO_OSPEEDER_OSPEEDR0_Pos) /*!< 0x00000002 */
  8107. #define GPIO_OSPEEDER_OSPEEDR1_Pos (2U)
  8108. #define GPIO_OSPEEDER_OSPEEDR1_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x0000000C */
  8109. #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDER_OSPEEDR1_Msk
  8110. #define GPIO_OSPEEDER_OSPEEDR1_0 (0x1U << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000004 */
  8111. #define GPIO_OSPEEDER_OSPEEDR1_1 (0x2U << GPIO_OSPEEDER_OSPEEDR1_Pos) /*!< 0x00000008 */
  8112. #define GPIO_OSPEEDER_OSPEEDR2_Pos (4U)
  8113. #define GPIO_OSPEEDER_OSPEEDR2_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000030 */
  8114. #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDER_OSPEEDR2_Msk
  8115. #define GPIO_OSPEEDER_OSPEEDR2_0 (0x1U << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000010 */
  8116. #define GPIO_OSPEEDER_OSPEEDR2_1 (0x2U << GPIO_OSPEEDER_OSPEEDR2_Pos) /*!< 0x00000020 */
  8117. #define GPIO_OSPEEDER_OSPEEDR3_Pos (6U)
  8118. #define GPIO_OSPEEDER_OSPEEDR3_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x000000C0 */
  8119. #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDER_OSPEEDR3_Msk
  8120. #define GPIO_OSPEEDER_OSPEEDR3_0 (0x1U << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000040 */
  8121. #define GPIO_OSPEEDER_OSPEEDR3_1 (0x2U << GPIO_OSPEEDER_OSPEEDR3_Pos) /*!< 0x00000080 */
  8122. #define GPIO_OSPEEDER_OSPEEDR4_Pos (8U)
  8123. #define GPIO_OSPEEDER_OSPEEDR4_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000300 */
  8124. #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDER_OSPEEDR4_Msk
  8125. #define GPIO_OSPEEDER_OSPEEDR4_0 (0x1U << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000100 */
  8126. #define GPIO_OSPEEDER_OSPEEDR4_1 (0x2U << GPIO_OSPEEDER_OSPEEDR4_Pos) /*!< 0x00000200 */
  8127. #define GPIO_OSPEEDER_OSPEEDR5_Pos (10U)
  8128. #define GPIO_OSPEEDER_OSPEEDR5_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000C00 */
  8129. #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDER_OSPEEDR5_Msk
  8130. #define GPIO_OSPEEDER_OSPEEDR5_0 (0x1U << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000400 */
  8131. #define GPIO_OSPEEDER_OSPEEDR5_1 (0x2U << GPIO_OSPEEDER_OSPEEDR5_Pos) /*!< 0x00000800 */
  8132. #define GPIO_OSPEEDER_OSPEEDR6_Pos (12U)
  8133. #define GPIO_OSPEEDER_OSPEEDR6_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00003000 */
  8134. #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDER_OSPEEDR6_Msk
  8135. #define GPIO_OSPEEDER_OSPEEDR6_0 (0x1U << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00001000 */
  8136. #define GPIO_OSPEEDER_OSPEEDR6_1 (0x2U << GPIO_OSPEEDER_OSPEEDR6_Pos) /*!< 0x00002000 */
  8137. #define GPIO_OSPEEDER_OSPEEDR7_Pos (14U)
  8138. #define GPIO_OSPEEDER_OSPEEDR7_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x0000C000 */
  8139. #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDER_OSPEEDR7_Msk
  8140. #define GPIO_OSPEEDER_OSPEEDR7_0 (0x1U << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00004000 */
  8141. #define GPIO_OSPEEDER_OSPEEDR7_1 (0x2U << GPIO_OSPEEDER_OSPEEDR7_Pos) /*!< 0x00008000 */
  8142. #define GPIO_OSPEEDER_OSPEEDR8_Pos (16U)
  8143. #define GPIO_OSPEEDER_OSPEEDR8_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00030000 */
  8144. #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDER_OSPEEDR8_Msk
  8145. #define GPIO_OSPEEDER_OSPEEDR8_0 (0x1U << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00010000 */
  8146. #define GPIO_OSPEEDER_OSPEEDR8_1 (0x2U << GPIO_OSPEEDER_OSPEEDR8_Pos) /*!< 0x00020000 */
  8147. #define GPIO_OSPEEDER_OSPEEDR9_Pos (18U)
  8148. #define GPIO_OSPEEDER_OSPEEDR9_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x000C0000 */
  8149. #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDER_OSPEEDR9_Msk
  8150. #define GPIO_OSPEEDER_OSPEEDR9_0 (0x1U << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00040000 */
  8151. #define GPIO_OSPEEDER_OSPEEDR9_1 (0x2U << GPIO_OSPEEDER_OSPEEDR9_Pos) /*!< 0x00080000 */
  8152. #define GPIO_OSPEEDER_OSPEEDR10_Pos (20U)
  8153. #define GPIO_OSPEEDER_OSPEEDR10_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00300000 */
  8154. #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDER_OSPEEDR10_Msk
  8155. #define GPIO_OSPEEDER_OSPEEDR10_0 (0x1U << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00100000 */
  8156. #define GPIO_OSPEEDER_OSPEEDR10_1 (0x2U << GPIO_OSPEEDER_OSPEEDR10_Pos) /*!< 0x00200000 */
  8157. #define GPIO_OSPEEDER_OSPEEDR11_Pos (22U)
  8158. #define GPIO_OSPEEDER_OSPEEDR11_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00C00000 */
  8159. #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDER_OSPEEDR11_Msk
  8160. #define GPIO_OSPEEDER_OSPEEDR11_0 (0x1U << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00400000 */
  8161. #define GPIO_OSPEEDER_OSPEEDR11_1 (0x2U << GPIO_OSPEEDER_OSPEEDR11_Pos) /*!< 0x00800000 */
  8162. #define GPIO_OSPEEDER_OSPEEDR12_Pos (24U)
  8163. #define GPIO_OSPEEDER_OSPEEDR12_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x03000000 */
  8164. #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDER_OSPEEDR12_Msk
  8165. #define GPIO_OSPEEDER_OSPEEDR12_0 (0x1U << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x01000000 */
  8166. #define GPIO_OSPEEDER_OSPEEDR12_1 (0x2U << GPIO_OSPEEDER_OSPEEDR12_Pos) /*!< 0x02000000 */
  8167. #define GPIO_OSPEEDER_OSPEEDR13_Pos (26U)
  8168. #define GPIO_OSPEEDER_OSPEEDR13_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x0C000000 */
  8169. #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDER_OSPEEDR13_Msk
  8170. #define GPIO_OSPEEDER_OSPEEDR13_0 (0x1U << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x04000000 */
  8171. #define GPIO_OSPEEDER_OSPEEDR13_1 (0x2U << GPIO_OSPEEDER_OSPEEDR13_Pos) /*!< 0x08000000 */
  8172. #define GPIO_OSPEEDER_OSPEEDR14_Pos (28U)
  8173. #define GPIO_OSPEEDER_OSPEEDR14_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x30000000 */
  8174. #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDER_OSPEEDR14_Msk
  8175. #define GPIO_OSPEEDER_OSPEEDR14_0 (0x1U << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x10000000 */
  8176. #define GPIO_OSPEEDER_OSPEEDR14_1 (0x2U << GPIO_OSPEEDER_OSPEEDR14_Pos) /*!< 0x20000000 */
  8177. #define GPIO_OSPEEDER_OSPEEDR15_Pos (30U)
  8178. #define GPIO_OSPEEDER_OSPEEDR15_Msk (0x3U << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0xC0000000 */
  8179. #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDER_OSPEEDR15_Msk
  8180. #define GPIO_OSPEEDER_OSPEEDR15_0 (0x1U << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x40000000 */
  8181. #define GPIO_OSPEEDER_OSPEEDR15_1 (0x2U << GPIO_OSPEEDER_OSPEEDR15_Pos) /*!< 0x80000000 */
  8182. /****************** Bits definition for GPIO_PUPDR register *****************/
  8183. #define GPIO_PUPDR_PUPDR0_Pos (0U)
  8184. #define GPIO_PUPDR_PUPDR0_Msk (0x3U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000003 */
  8185. #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPDR0_Msk
  8186. #define GPIO_PUPDR_PUPDR0_0 (0x1U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000001 */
  8187. #define GPIO_PUPDR_PUPDR0_1 (0x2U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000002 */
  8188. #define GPIO_PUPDR_PUPDR1_Pos (2U)
  8189. #define GPIO_PUPDR_PUPDR1_Msk (0x3U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x0000000C */
  8190. #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPDR1_Msk
  8191. #define GPIO_PUPDR_PUPDR1_0 (0x1U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000004 */
  8192. #define GPIO_PUPDR_PUPDR1_1 (0x2U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000008 */
  8193. #define GPIO_PUPDR_PUPDR2_Pos (4U)
  8194. #define GPIO_PUPDR_PUPDR2_Msk (0x3U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000030 */
  8195. #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPDR2_Msk
  8196. #define GPIO_PUPDR_PUPDR2_0 (0x1U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000010 */
  8197. #define GPIO_PUPDR_PUPDR2_1 (0x2U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000020 */
  8198. #define GPIO_PUPDR_PUPDR3_Pos (6U)
  8199. #define GPIO_PUPDR_PUPDR3_Msk (0x3U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x000000C0 */
  8200. #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPDR3_Msk
  8201. #define GPIO_PUPDR_PUPDR3_0 (0x1U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000040 */
  8202. #define GPIO_PUPDR_PUPDR3_1 (0x2U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000080 */
  8203. #define GPIO_PUPDR_PUPDR4_Pos (8U)
  8204. #define GPIO_PUPDR_PUPDR4_Msk (0x3U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000300 */
  8205. #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPDR4_Msk
  8206. #define GPIO_PUPDR_PUPDR4_0 (0x1U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000100 */
  8207. #define GPIO_PUPDR_PUPDR4_1 (0x2U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000200 */
  8208. #define GPIO_PUPDR_PUPDR5_Pos (10U)
  8209. #define GPIO_PUPDR_PUPDR5_Msk (0x3U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000C00 */
  8210. #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPDR5_Msk
  8211. #define GPIO_PUPDR_PUPDR5_0 (0x1U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000400 */
  8212. #define GPIO_PUPDR_PUPDR5_1 (0x2U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000800 */
  8213. #define GPIO_PUPDR_PUPDR6_Pos (12U)
  8214. #define GPIO_PUPDR_PUPDR6_Msk (0x3U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00003000 */
  8215. #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPDR6_Msk
  8216. #define GPIO_PUPDR_PUPDR6_0 (0x1U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00001000 */
  8217. #define GPIO_PUPDR_PUPDR6_1 (0x2U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00002000 */
  8218. #define GPIO_PUPDR_PUPDR7_Pos (14U)
  8219. #define GPIO_PUPDR_PUPDR7_Msk (0x3U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x0000C000 */
  8220. #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPDR7_Msk
  8221. #define GPIO_PUPDR_PUPDR7_0 (0x1U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00004000 */
  8222. #define GPIO_PUPDR_PUPDR7_1 (0x2U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00008000 */
  8223. #define GPIO_PUPDR_PUPDR8_Pos (16U)
  8224. #define GPIO_PUPDR_PUPDR8_Msk (0x3U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00030000 */
  8225. #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPDR8_Msk
  8226. #define GPIO_PUPDR_PUPDR8_0 (0x1U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00010000 */
  8227. #define GPIO_PUPDR_PUPDR8_1 (0x2U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00020000 */
  8228. #define GPIO_PUPDR_PUPDR9_Pos (18U)
  8229. #define GPIO_PUPDR_PUPDR9_Msk (0x3U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x000C0000 */
  8230. #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPDR9_Msk
  8231. #define GPIO_PUPDR_PUPDR9_0 (0x1U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00040000 */
  8232. #define GPIO_PUPDR_PUPDR9_1 (0x2U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00080000 */
  8233. #define GPIO_PUPDR_PUPDR10_Pos (20U)
  8234. #define GPIO_PUPDR_PUPDR10_Msk (0x3U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00300000 */
  8235. #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPDR10_Msk
  8236. #define GPIO_PUPDR_PUPDR10_0 (0x1U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00100000 */
  8237. #define GPIO_PUPDR_PUPDR10_1 (0x2U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00200000 */
  8238. #define GPIO_PUPDR_PUPDR11_Pos (22U)
  8239. #define GPIO_PUPDR_PUPDR11_Msk (0x3U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00C00000 */
  8240. #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPDR11_Msk
  8241. #define GPIO_PUPDR_PUPDR11_0 (0x1U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00400000 */
  8242. #define GPIO_PUPDR_PUPDR11_1 (0x2U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00800000 */
  8243. #define GPIO_PUPDR_PUPDR12_Pos (24U)
  8244. #define GPIO_PUPDR_PUPDR12_Msk (0x3U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x03000000 */
  8245. #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPDR12_Msk
  8246. #define GPIO_PUPDR_PUPDR12_0 (0x1U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x01000000 */
  8247. #define GPIO_PUPDR_PUPDR12_1 (0x2U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x02000000 */
  8248. #define GPIO_PUPDR_PUPDR13_Pos (26U)
  8249. #define GPIO_PUPDR_PUPDR13_Msk (0x3U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x0C000000 */
  8250. #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPDR13_Msk
  8251. #define GPIO_PUPDR_PUPDR13_0 (0x1U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x04000000 */
  8252. #define GPIO_PUPDR_PUPDR13_1 (0x2U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x08000000 */
  8253. #define GPIO_PUPDR_PUPDR14_Pos (28U)
  8254. #define GPIO_PUPDR_PUPDR14_Msk (0x3U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x30000000 */
  8255. #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPDR14_Msk
  8256. #define GPIO_PUPDR_PUPDR14_0 (0x1U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x10000000 */
  8257. #define GPIO_PUPDR_PUPDR14_1 (0x2U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x20000000 */
  8258. #define GPIO_PUPDR_PUPDR15_Pos (30U)
  8259. #define GPIO_PUPDR_PUPDR15_Msk (0x3U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0xC0000000 */
  8260. #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPDR15_Msk
  8261. #define GPIO_PUPDR_PUPDR15_0 (0x1U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x40000000 */
  8262. #define GPIO_PUPDR_PUPDR15_1 (0x2U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x80000000 */
  8263. /****************** Bits definition for GPIO_IDR register *******************/
  8264. #define GPIO_IDR_IDR_0 0x00000001U
  8265. #define GPIO_IDR_IDR_1 0x00000002U
  8266. #define GPIO_IDR_IDR_2 0x00000004U
  8267. #define GPIO_IDR_IDR_3 0x00000008U
  8268. #define GPIO_IDR_IDR_4 0x00000010U
  8269. #define GPIO_IDR_IDR_5 0x00000020U
  8270. #define GPIO_IDR_IDR_6 0x00000040U
  8271. #define GPIO_IDR_IDR_7 0x00000080U
  8272. #define GPIO_IDR_IDR_8 0x00000100U
  8273. #define GPIO_IDR_IDR_9 0x00000200U
  8274. #define GPIO_IDR_IDR_10 0x00000400U
  8275. #define GPIO_IDR_IDR_11 0x00000800U
  8276. #define GPIO_IDR_IDR_12 0x00001000U
  8277. #define GPIO_IDR_IDR_13 0x00002000U
  8278. #define GPIO_IDR_IDR_14 0x00004000U
  8279. #define GPIO_IDR_IDR_15 0x00008000U
  8280. /****************** Bits definition for GPIO_ODR register *******************/
  8281. #define GPIO_ODR_ODR_0 0x00000001U
  8282. #define GPIO_ODR_ODR_1 0x00000002U
  8283. #define GPIO_ODR_ODR_2 0x00000004U
  8284. #define GPIO_ODR_ODR_3 0x00000008U
  8285. #define GPIO_ODR_ODR_4 0x00000010U
  8286. #define GPIO_ODR_ODR_5 0x00000020U
  8287. #define GPIO_ODR_ODR_6 0x00000040U
  8288. #define GPIO_ODR_ODR_7 0x00000080U
  8289. #define GPIO_ODR_ODR_8 0x00000100U
  8290. #define GPIO_ODR_ODR_9 0x00000200U
  8291. #define GPIO_ODR_ODR_10 0x00000400U
  8292. #define GPIO_ODR_ODR_11 0x00000800U
  8293. #define GPIO_ODR_ODR_12 0x00001000U
  8294. #define GPIO_ODR_ODR_13 0x00002000U
  8295. #define GPIO_ODR_ODR_14 0x00004000U
  8296. #define GPIO_ODR_ODR_15 0x00008000U
  8297. /****************** Bits definition for GPIO_BSRR register ******************/
  8298. #define GPIO_BSRR_BS_0 0x00000001U
  8299. #define GPIO_BSRR_BS_1 0x00000002U
  8300. #define GPIO_BSRR_BS_2 0x00000004U
  8301. #define GPIO_BSRR_BS_3 0x00000008U
  8302. #define GPIO_BSRR_BS_4 0x00000010U
  8303. #define GPIO_BSRR_BS_5 0x00000020U
  8304. #define GPIO_BSRR_BS_6 0x00000040U
  8305. #define GPIO_BSRR_BS_7 0x00000080U
  8306. #define GPIO_BSRR_BS_8 0x00000100U
  8307. #define GPIO_BSRR_BS_9 0x00000200U
  8308. #define GPIO_BSRR_BS_10 0x00000400U
  8309. #define GPIO_BSRR_BS_11 0x00000800U
  8310. #define GPIO_BSRR_BS_12 0x00001000U
  8311. #define GPIO_BSRR_BS_13 0x00002000U
  8312. #define GPIO_BSRR_BS_14 0x00004000U
  8313. #define GPIO_BSRR_BS_15 0x00008000U
  8314. #define GPIO_BSRR_BR_0 0x00010000U
  8315. #define GPIO_BSRR_BR_1 0x00020000U
  8316. #define GPIO_BSRR_BR_2 0x00040000U
  8317. #define GPIO_BSRR_BR_3 0x00080000U
  8318. #define GPIO_BSRR_BR_4 0x00100000U
  8319. #define GPIO_BSRR_BR_5 0x00200000U
  8320. #define GPIO_BSRR_BR_6 0x00400000U
  8321. #define GPIO_BSRR_BR_7 0x00800000U
  8322. #define GPIO_BSRR_BR_8 0x01000000U
  8323. #define GPIO_BSRR_BR_9 0x02000000U
  8324. #define GPIO_BSRR_BR_10 0x04000000U
  8325. #define GPIO_BSRR_BR_11 0x08000000U
  8326. #define GPIO_BSRR_BR_12 0x10000000U
  8327. #define GPIO_BSRR_BR_13 0x20000000U
  8328. #define GPIO_BSRR_BR_14 0x40000000U
  8329. #define GPIO_BSRR_BR_15 0x80000000U
  8330. /****************** Bit definition for GPIO_LCKR register *********************/
  8331. #define GPIO_LCKR_LCK0_Pos (0U)
  8332. #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  8333. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  8334. #define GPIO_LCKR_LCK1_Pos (1U)
  8335. #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  8336. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  8337. #define GPIO_LCKR_LCK2_Pos (2U)
  8338. #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  8339. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  8340. #define GPIO_LCKR_LCK3_Pos (3U)
  8341. #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  8342. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  8343. #define GPIO_LCKR_LCK4_Pos (4U)
  8344. #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  8345. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  8346. #define GPIO_LCKR_LCK5_Pos (5U)
  8347. #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  8348. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  8349. #define GPIO_LCKR_LCK6_Pos (6U)
  8350. #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  8351. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  8352. #define GPIO_LCKR_LCK7_Pos (7U)
  8353. #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  8354. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  8355. #define GPIO_LCKR_LCK8_Pos (8U)
  8356. #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  8357. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  8358. #define GPIO_LCKR_LCK9_Pos (9U)
  8359. #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  8360. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  8361. #define GPIO_LCKR_LCK10_Pos (10U)
  8362. #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  8363. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  8364. #define GPIO_LCKR_LCK11_Pos (11U)
  8365. #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  8366. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  8367. #define GPIO_LCKR_LCK12_Pos (12U)
  8368. #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  8369. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  8370. #define GPIO_LCKR_LCK13_Pos (13U)
  8371. #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  8372. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  8373. #define GPIO_LCKR_LCK14_Pos (14U)
  8374. #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  8375. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  8376. #define GPIO_LCKR_LCK15_Pos (15U)
  8377. #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  8378. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  8379. #define GPIO_LCKR_LCKK_Pos (16U)
  8380. #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  8381. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  8382. /****************** Bit definition for GPIO_AFRL register *********************/
  8383. #define GPIO_AFRL_AFRL0_Pos (0U)
  8384. #define GPIO_AFRL_AFRL0_Msk (0xFU << GPIO_AFRL_AFRL0_Pos) /*!< 0x0000000F */
  8385. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFRL0_Msk
  8386. #define GPIO_AFRL_AFRL0_0 (0x1U << GPIO_AFRL_AFRL0_Pos) /*!< 0x00000001 */
  8387. #define GPIO_AFRL_AFRL0_1 (0x2U << GPIO_AFRL_AFRL0_Pos) /*!< 0x00000002 */
  8388. #define GPIO_AFRL_AFRL0_2 (0x4U << GPIO_AFRL_AFRL0_Pos) /*!< 0x00000004 */
  8389. #define GPIO_AFRL_AFRL0_3 (0x8U << GPIO_AFRL_AFRL0_Pos) /*!< 0x00000008 */
  8390. #define GPIO_AFRL_AFRL1_Pos (4U)
  8391. #define GPIO_AFRL_AFRL1_Msk (0xFU << GPIO_AFRL_AFRL1_Pos) /*!< 0x000000F0 */
  8392. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFRL1_Msk
  8393. #define GPIO_AFRL_AFRL1_0 (0x1U << GPIO_AFRL_AFRL1_Pos) /*!< 0x00000010 */
  8394. #define GPIO_AFRL_AFRL1_1 (0x2U << GPIO_AFRL_AFRL1_Pos) /*!< 0x00000020 */
  8395. #define GPIO_AFRL_AFRL1_2 (0x4U << GPIO_AFRL_AFRL1_Pos) /*!< 0x00000040 */
  8396. #define GPIO_AFRL_AFRL1_3 (0x8U << GPIO_AFRL_AFRL1_Pos) /*!< 0x00000080 */
  8397. #define GPIO_AFRL_AFRL2_Pos (8U)
  8398. #define GPIO_AFRL_AFRL2_Msk (0xFU << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000F00 */
  8399. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFRL2_Msk
  8400. #define GPIO_AFRL_AFRL2_0 (0x1U << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000100 */
  8401. #define GPIO_AFRL_AFRL2_1 (0x2U << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000200 */
  8402. #define GPIO_AFRL_AFRL2_2 (0x4U << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000400 */
  8403. #define GPIO_AFRL_AFRL2_3 (0x8U << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000800 */
  8404. #define GPIO_AFRL_AFRL3_Pos (12U)
  8405. #define GPIO_AFRL_AFRL3_Msk (0xFU << GPIO_AFRL_AFRL3_Pos) /*!< 0x0000F000 */
  8406. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFRL3_Msk
  8407. #define GPIO_AFRL_AFRL3_0 (0x1U << GPIO_AFRL_AFRL3_Pos) /*!< 0x00001000 */
  8408. #define GPIO_AFRL_AFRL3_1 (0x2U << GPIO_AFRL_AFRL3_Pos) /*!< 0x00002000 */
  8409. #define GPIO_AFRL_AFRL3_2 (0x4U << GPIO_AFRL_AFRL3_Pos) /*!< 0x00004000 */
  8410. #define GPIO_AFRL_AFRL3_3 (0x8U << GPIO_AFRL_AFRL3_Pos) /*!< 0x00008000 */
  8411. #define GPIO_AFRL_AFRL4_Pos (16U)
  8412. #define GPIO_AFRL_AFRL4_Msk (0xFU << GPIO_AFRL_AFRL4_Pos) /*!< 0x000F0000 */
  8413. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFRL4_Msk
  8414. #define GPIO_AFRL_AFRL4_0 (0x1U << GPIO_AFRL_AFRL4_Pos) /*!< 0x00010000 */
  8415. #define GPIO_AFRL_AFRL4_1 (0x2U << GPIO_AFRL_AFRL4_Pos) /*!< 0x00020000 */
  8416. #define GPIO_AFRL_AFRL4_2 (0x4U << GPIO_AFRL_AFRL4_Pos) /*!< 0x00040000 */
  8417. #define GPIO_AFRL_AFRL4_3 (0x8U << GPIO_AFRL_AFRL4_Pos) /*!< 0x00080000 */
  8418. #define GPIO_AFRL_AFRL5_Pos (20U)
  8419. #define GPIO_AFRL_AFRL5_Msk (0xFU << GPIO_AFRL_AFRL5_Pos) /*!< 0x00F00000 */
  8420. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFRL5_Msk
  8421. #define GPIO_AFRL_AFRL5_0 (0x1U << GPIO_AFRL_AFRL5_Pos) /*!< 0x00100000 */
  8422. #define GPIO_AFRL_AFRL5_1 (0x2U << GPIO_AFRL_AFRL5_Pos) /*!< 0x00200000 */
  8423. #define GPIO_AFRL_AFRL5_2 (0x4U << GPIO_AFRL_AFRL5_Pos) /*!< 0x00400000 */
  8424. #define GPIO_AFRL_AFRL5_3 (0x8U << GPIO_AFRL_AFRL5_Pos) /*!< 0x00800000 */
  8425. #define GPIO_AFRL_AFRL6_Pos (24U)
  8426. #define GPIO_AFRL_AFRL6_Msk (0xFU << GPIO_AFRL_AFRL6_Pos) /*!< 0x0F000000 */
  8427. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFRL6_Msk
  8428. #define GPIO_AFRL_AFRL6_0 (0x1U << GPIO_AFRL_AFRL6_Pos) /*!< 0x01000000 */
  8429. #define GPIO_AFRL_AFRL6_1 (0x2U << GPIO_AFRL_AFRL6_Pos) /*!< 0x02000000 */
  8430. #define GPIO_AFRL_AFRL6_2 (0x4U << GPIO_AFRL_AFRL6_Pos) /*!< 0x04000000 */
  8431. #define GPIO_AFRL_AFRL6_3 (0x8U << GPIO_AFRL_AFRL6_Pos) /*!< 0x08000000 */
  8432. #define GPIO_AFRL_AFRL7_Pos (28U)
  8433. #define GPIO_AFRL_AFRL7_Msk (0xFU << GPIO_AFRL_AFRL7_Pos) /*!< 0xF0000000 */
  8434. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFRL7_Msk
  8435. #define GPIO_AFRL_AFRL7_0 (0x1U << GPIO_AFRL_AFRL7_Pos) /*!< 0x10000000 */
  8436. #define GPIO_AFRL_AFRL7_1 (0x2U << GPIO_AFRL_AFRL7_Pos) /*!< 0x20000000 */
  8437. #define GPIO_AFRL_AFRL7_2 (0x4U << GPIO_AFRL_AFRL7_Pos) /*!< 0x40000000 */
  8438. #define GPIO_AFRL_AFRL7_3 (0x8U << GPIO_AFRL_AFRL7_Pos) /*!< 0x80000000 */
  8439. /****************** Bit definition for GPIO_AFRH register *********************/
  8440. #define GPIO_AFRH_AFRH0_Pos (0U)
  8441. #define GPIO_AFRH_AFRH0_Msk (0xFU << GPIO_AFRH_AFRH0_Pos) /*!< 0x0000000F */
  8442. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFRH0_Msk
  8443. #define GPIO_AFRH_AFRH0_0 (0x1U << GPIO_AFRH_AFRH0_Pos) /*!< 0x00000001 */
  8444. #define GPIO_AFRH_AFRH0_1 (0x2U << GPIO_AFRH_AFRH0_Pos) /*!< 0x00000002 */
  8445. #define GPIO_AFRH_AFRH0_2 (0x4U << GPIO_AFRH_AFRH0_Pos) /*!< 0x00000004 */
  8446. #define GPIO_AFRH_AFRH0_3 (0x8U << GPIO_AFRH_AFRH0_Pos) /*!< 0x00000008 */
  8447. #define GPIO_AFRH_AFRH1_Pos (4U)
  8448. #define GPIO_AFRH_AFRH1_Msk (0xFU << GPIO_AFRH_AFRH1_Pos) /*!< 0x000000F0 */
  8449. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFRH1_Msk
  8450. #define GPIO_AFRH_AFRH1_0 (0x1U << GPIO_AFRH_AFRH1_Pos) /*!< 0x00000010 */
  8451. #define GPIO_AFRH_AFRH1_1 (0x2U << GPIO_AFRH_AFRH1_Pos) /*!< 0x00000020 */
  8452. #define GPIO_AFRH_AFRH1_2 (0x4U << GPIO_AFRH_AFRH1_Pos) /*!< 0x00000040 */
  8453. #define GPIO_AFRH_AFRH1_3 (0x8U << GPIO_AFRH_AFRH1_Pos) /*!< 0x00000080 */
  8454. #define GPIO_AFRH_AFRH2_Pos (8U)
  8455. #define GPIO_AFRH_AFRH2_Msk (0xFU << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000F00 */
  8456. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFRH2_Msk
  8457. #define GPIO_AFRH_AFRH2_0 (0x1U << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000100 */
  8458. #define GPIO_AFRH_AFRH2_1 (0x2U << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000200 */
  8459. #define GPIO_AFRH_AFRH2_2 (0x4U << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000400 */
  8460. #define GPIO_AFRH_AFRH2_3 (0x8U << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000800 */
  8461. #define GPIO_AFRH_AFRH3_Pos (12U)
  8462. #define GPIO_AFRH_AFRH3_Msk (0xFU << GPIO_AFRH_AFRH3_Pos) /*!< 0x0000F000 */
  8463. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFRH3_Msk
  8464. #define GPIO_AFRH_AFRH3_0 (0x1U << GPIO_AFRH_AFRH3_Pos) /*!< 0x00001000 */
  8465. #define GPIO_AFRH_AFRH3_1 (0x2U << GPIO_AFRH_AFRH3_Pos) /*!< 0x00002000 */
  8466. #define GPIO_AFRH_AFRH3_2 (0x4U << GPIO_AFRH_AFRH3_Pos) /*!< 0x00004000 */
  8467. #define GPIO_AFRH_AFRH3_3 (0x8U << GPIO_AFRH_AFRH3_Pos) /*!< 0x00008000 */
  8468. #define GPIO_AFRH_AFRH4_Pos (16U)
  8469. #define GPIO_AFRH_AFRH4_Msk (0xFU << GPIO_AFRH_AFRH4_Pos) /*!< 0x000F0000 */
  8470. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFRH4_Msk
  8471. #define GPIO_AFRH_AFRH4_0 (0x1U << GPIO_AFRH_AFRH4_Pos) /*!< 0x00010000 */
  8472. #define GPIO_AFRH_AFRH4_1 (0x2U << GPIO_AFRH_AFRH4_Pos) /*!< 0x00020000 */
  8473. #define GPIO_AFRH_AFRH4_2 (0x4U << GPIO_AFRH_AFRH4_Pos) /*!< 0x00040000 */
  8474. #define GPIO_AFRH_AFRH4_3 (0x8U << GPIO_AFRH_AFRH4_Pos) /*!< 0x00080000 */
  8475. #define GPIO_AFRH_AFRH5_Pos (20U)
  8476. #define GPIO_AFRH_AFRH5_Msk (0xFU << GPIO_AFRH_AFRH5_Pos) /*!< 0x00F00000 */
  8477. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFRH5_Msk
  8478. #define GPIO_AFRH_AFRH5_0 (0x1U << GPIO_AFRH_AFRH5_Pos) /*!< 0x00100000 */
  8479. #define GPIO_AFRH_AFRH5_1 (0x2U << GPIO_AFRH_AFRH5_Pos) /*!< 0x00200000 */
  8480. #define GPIO_AFRH_AFRH5_2 (0x4U << GPIO_AFRH_AFRH5_Pos) /*!< 0x00400000 */
  8481. #define GPIO_AFRH_AFRH5_3 (0x8U << GPIO_AFRH_AFRH5_Pos) /*!< 0x00800000 */
  8482. #define GPIO_AFRH_AFRH6_Pos (24U)
  8483. #define GPIO_AFRH_AFRH6_Msk (0xFU << GPIO_AFRH_AFRH6_Pos) /*!< 0x0F000000 */
  8484. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFRH6_Msk
  8485. #define GPIO_AFRH_AFRH6_0 (0x1U << GPIO_AFRH_AFRH6_Pos) /*!< 0x01000000 */
  8486. #define GPIO_AFRH_AFRH6_1 (0x2U << GPIO_AFRH_AFRH6_Pos) /*!< 0x02000000 */
  8487. #define GPIO_AFRH_AFRH6_2 (0x4U << GPIO_AFRH_AFRH6_Pos) /*!< 0x04000000 */
  8488. #define GPIO_AFRH_AFRH6_3 (0x8U << GPIO_AFRH_AFRH6_Pos) /*!< 0x08000000 */
  8489. #define GPIO_AFRH_AFRH7_Pos (28U)
  8490. #define GPIO_AFRH_AFRH7_Msk (0xFU << GPIO_AFRH_AFRH7_Pos) /*!< 0xF0000000 */
  8491. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFRH7_Msk
  8492. #define GPIO_AFRH_AFRH7_0 (0x1U << GPIO_AFRH_AFRH7_Pos) /*!< 0x10000000 */
  8493. #define GPIO_AFRH_AFRH7_1 (0x2U << GPIO_AFRH_AFRH7_Pos) /*!< 0x20000000 */
  8494. #define GPIO_AFRH_AFRH7_2 (0x4U << GPIO_AFRH_AFRH7_Pos) /*!< 0x40000000 */
  8495. #define GPIO_AFRH_AFRH7_3 (0x8U << GPIO_AFRH_AFRH7_Pos) /*!< 0x80000000 */
  8496. /******************************************************************************/
  8497. /* */
  8498. /* Inter-integrated Circuit Interface (I2C) */
  8499. /* */
  8500. /******************************************************************************/
  8501. /******************* Bit definition for I2C_CR1 register *******************/
  8502. #define I2C_CR1_PE_Pos (0U)
  8503. #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  8504. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  8505. #define I2C_CR1_TXIE_Pos (1U)
  8506. #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  8507. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  8508. #define I2C_CR1_RXIE_Pos (2U)
  8509. #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  8510. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  8511. #define I2C_CR1_ADDRIE_Pos (3U)
  8512. #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  8513. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  8514. #define I2C_CR1_NACKIE_Pos (4U)
  8515. #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  8516. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  8517. #define I2C_CR1_STOPIE_Pos (5U)
  8518. #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  8519. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  8520. #define I2C_CR1_TCIE_Pos (6U)
  8521. #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  8522. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  8523. #define I2C_CR1_ERRIE_Pos (7U)
  8524. #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  8525. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  8526. #define I2C_CR1_DNF_Pos (8U)
  8527. #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  8528. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  8529. #define I2C_CR1_ANFOFF_Pos (12U)
  8530. #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  8531. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  8532. #define I2C_CR1_TXDMAEN_Pos (14U)
  8533. #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  8534. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  8535. #define I2C_CR1_RXDMAEN_Pos (15U)
  8536. #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  8537. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  8538. #define I2C_CR1_SBC_Pos (16U)
  8539. #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  8540. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  8541. #define I2C_CR1_NOSTRETCH_Pos (17U)
  8542. #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  8543. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  8544. #define I2C_CR1_GCEN_Pos (19U)
  8545. #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  8546. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  8547. #define I2C_CR1_SMBHEN_Pos (20U)
  8548. #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  8549. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  8550. #define I2C_CR1_SMBDEN_Pos (21U)
  8551. #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  8552. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  8553. #define I2C_CR1_ALERTEN_Pos (22U)
  8554. #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  8555. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  8556. #define I2C_CR1_PECEN_Pos (23U)
  8557. #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  8558. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  8559. /* Legacy define */
  8560. #define I2C_CR1_DFN I2C_CR1_DNF /*!< Digital noise filter */
  8561. /****************** Bit definition for I2C_CR2 register ********************/
  8562. #define I2C_CR2_SADD_Pos (0U)
  8563. #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  8564. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  8565. #define I2C_CR2_RD_WRN_Pos (10U)
  8566. #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  8567. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  8568. #define I2C_CR2_ADD10_Pos (11U)
  8569. #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  8570. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  8571. #define I2C_CR2_HEAD10R_Pos (12U)
  8572. #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  8573. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  8574. #define I2C_CR2_START_Pos (13U)
  8575. #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos) /*!< 0x00002000 */
  8576. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  8577. #define I2C_CR2_STOP_Pos (14U)
  8578. #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  8579. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  8580. #define I2C_CR2_NACK_Pos (15U)
  8581. #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  8582. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  8583. #define I2C_CR2_NBYTES_Pos (16U)
  8584. #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  8585. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  8586. #define I2C_CR2_RELOAD_Pos (24U)
  8587. #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  8588. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  8589. #define I2C_CR2_AUTOEND_Pos (25U)
  8590. #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  8591. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  8592. #define I2C_CR2_PECBYTE_Pos (26U)
  8593. #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  8594. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  8595. /******************* Bit definition for I2C_OAR1 register ******************/
  8596. #define I2C_OAR1_OA1_Pos (0U)
  8597. #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  8598. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  8599. #define I2C_OAR1_OA1MODE_Pos (10U)
  8600. #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  8601. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  8602. #define I2C_OAR1_OA1EN_Pos (15U)
  8603. #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  8604. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  8605. /******************* Bit definition for I2C_OAR2 register ******************/
  8606. #define I2C_OAR2_OA2_Pos (1U)
  8607. #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  8608. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  8609. #define I2C_OAR2_OA2MSK_Pos (8U)
  8610. #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  8611. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  8612. #define I2C_OAR2_OA2NOMASK 0x00000000U /*!< No mask */
  8613. #define I2C_OAR2_OA2MASK01_Pos (8U)
  8614. #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  8615. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  8616. #define I2C_OAR2_OA2MASK02_Pos (9U)
  8617. #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  8618. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  8619. #define I2C_OAR2_OA2MASK03_Pos (8U)
  8620. #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  8621. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  8622. #define I2C_OAR2_OA2MASK04_Pos (10U)
  8623. #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  8624. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  8625. #define I2C_OAR2_OA2MASK05_Pos (8U)
  8626. #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  8627. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  8628. #define I2C_OAR2_OA2MASK06_Pos (9U)
  8629. #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  8630. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  8631. #define I2C_OAR2_OA2MASK07_Pos (8U)
  8632. #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  8633. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  8634. #define I2C_OAR2_OA2EN_Pos (15U)
  8635. #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  8636. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  8637. /******************* Bit definition for I2C_TIMINGR register *******************/
  8638. #define I2C_TIMINGR_SCLL_Pos (0U)
  8639. #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  8640. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  8641. #define I2C_TIMINGR_SCLH_Pos (8U)
  8642. #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  8643. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  8644. #define I2C_TIMINGR_SDADEL_Pos (16U)
  8645. #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  8646. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  8647. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  8648. #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  8649. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  8650. #define I2C_TIMINGR_PRESC_Pos (28U)
  8651. #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  8652. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  8653. /******************* Bit definition for I2C_TIMEOUTR register *******************/
  8654. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  8655. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  8656. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  8657. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  8658. #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  8659. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  8660. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  8661. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  8662. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  8663. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  8664. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  8665. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B */
  8666. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  8667. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  8668. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  8669. /****************** Bit definition for I2C_ISR register *********************/
  8670. #define I2C_ISR_TXE_Pos (0U)
  8671. #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  8672. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  8673. #define I2C_ISR_TXIS_Pos (1U)
  8674. #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  8675. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  8676. #define I2C_ISR_RXNE_Pos (2U)
  8677. #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  8678. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  8679. #define I2C_ISR_ADDR_Pos (3U)
  8680. #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  8681. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode) */
  8682. #define I2C_ISR_NACKF_Pos (4U)
  8683. #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  8684. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  8685. #define I2C_ISR_STOPF_Pos (5U)
  8686. #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  8687. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  8688. #define I2C_ISR_TC_Pos (6U)
  8689. #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  8690. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  8691. #define I2C_ISR_TCR_Pos (7U)
  8692. #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  8693. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  8694. #define I2C_ISR_BERR_Pos (8U)
  8695. #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  8696. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  8697. #define I2C_ISR_ARLO_Pos (9U)
  8698. #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  8699. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  8700. #define I2C_ISR_OVR_Pos (10U)
  8701. #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  8702. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  8703. #define I2C_ISR_PECERR_Pos (11U)
  8704. #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  8705. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  8706. #define I2C_ISR_TIMEOUT_Pos (12U)
  8707. #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  8708. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  8709. #define I2C_ISR_ALERT_Pos (13U)
  8710. #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  8711. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  8712. #define I2C_ISR_BUSY_Pos (15U)
  8713. #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  8714. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  8715. #define I2C_ISR_DIR_Pos (16U)
  8716. #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  8717. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  8718. #define I2C_ISR_ADDCODE_Pos (17U)
  8719. #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  8720. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  8721. /****************** Bit definition for I2C_ICR register *********************/
  8722. #define I2C_ICR_ADDRCF_Pos (3U)
  8723. #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  8724. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  8725. #define I2C_ICR_NACKCF_Pos (4U)
  8726. #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  8727. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  8728. #define I2C_ICR_STOPCF_Pos (5U)
  8729. #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  8730. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  8731. #define I2C_ICR_BERRCF_Pos (8U)
  8732. #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  8733. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  8734. #define I2C_ICR_ARLOCF_Pos (9U)
  8735. #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  8736. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  8737. #define I2C_ICR_OVRCF_Pos (10U)
  8738. #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  8739. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  8740. #define I2C_ICR_PECCF_Pos (11U)
  8741. #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  8742. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  8743. #define I2C_ICR_TIMOUTCF_Pos (12U)
  8744. #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  8745. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  8746. #define I2C_ICR_ALERTCF_Pos (13U)
  8747. #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  8748. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  8749. /****************** Bit definition for I2C_PECR register *********************/
  8750. #define I2C_PECR_PEC_Pos (0U)
  8751. #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  8752. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  8753. /****************** Bit definition for I2C_RXDR register *********************/
  8754. #define I2C_RXDR_RXDATA_Pos (0U)
  8755. #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  8756. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  8757. /****************** Bit definition for I2C_TXDR register *********************/
  8758. #define I2C_TXDR_TXDATA_Pos (0U)
  8759. #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  8760. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  8761. /******************************************************************************/
  8762. /* */
  8763. /* Independent WATCHDOG */
  8764. /* */
  8765. /******************************************************************************/
  8766. /******************* Bit definition for IWDG_KR register ********************/
  8767. #define IWDG_KR_KEY_Pos (0U)
  8768. #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  8769. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  8770. /******************* Bit definition for IWDG_PR register ********************/
  8771. #define IWDG_PR_PR_Pos (0U)
  8772. #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  8773. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
  8774. #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x01 */
  8775. #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x02 */
  8776. #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x04 */
  8777. /******************* Bit definition for IWDG_RLR register *******************/
  8778. #define IWDG_RLR_RL_Pos (0U)
  8779. #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  8780. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  8781. /******************* Bit definition for IWDG_SR register ********************/
  8782. #define IWDG_SR_PVU_Pos (0U)
  8783. #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  8784. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  8785. #define IWDG_SR_RVU_Pos (1U)
  8786. #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  8787. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  8788. #define IWDG_SR_WVU_Pos (2U)
  8789. #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  8790. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  8791. /******************* Bit definition for IWDG_KR register ********************/
  8792. #define IWDG_WINR_WIN_Pos (0U)
  8793. #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  8794. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  8795. /******************************************************************************/
  8796. /* */
  8797. /* LCD-TFT Display Controller (LTDC) */
  8798. /* */
  8799. /******************************************************************************/
  8800. /******************** Bit definition for LTDC_SSCR register *****************/
  8801. #define LTDC_SSCR_VSH_Pos (0U)
  8802. #define LTDC_SSCR_VSH_Msk (0x7FFU << LTDC_SSCR_VSH_Pos) /*!< 0x000007FF */
  8803. #define LTDC_SSCR_VSH LTDC_SSCR_VSH_Msk /*!< Vertical Synchronization Height */
  8804. #define LTDC_SSCR_HSW_Pos (16U)
  8805. #define LTDC_SSCR_HSW_Msk (0xFFFU << LTDC_SSCR_HSW_Pos) /*!< 0x0FFF0000 */
  8806. #define LTDC_SSCR_HSW LTDC_SSCR_HSW_Msk /*!< Horizontal Synchronization Width */
  8807. /******************** Bit definition for LTDC_BPCR register *****************/
  8808. #define LTDC_BPCR_AVBP_Pos (0U)
  8809. #define LTDC_BPCR_AVBP_Msk (0x7FFU << LTDC_BPCR_AVBP_Pos) /*!< 0x000007FF */
  8810. #define LTDC_BPCR_AVBP LTDC_BPCR_AVBP_Msk /*!< Accumulated Vertical Back Porch */
  8811. #define LTDC_BPCR_AHBP_Pos (16U)
  8812. #define LTDC_BPCR_AHBP_Msk (0xFFFU << LTDC_BPCR_AHBP_Pos) /*!< 0x0FFF0000 */
  8813. #define LTDC_BPCR_AHBP LTDC_BPCR_AHBP_Msk /*!< Accumulated Horizontal Back Porch */
  8814. /******************** Bit definition for LTDC_AWCR register *****************/
  8815. #define LTDC_AWCR_AAH_Pos (0U)
  8816. #define LTDC_AWCR_AAH_Msk (0x7FFU << LTDC_AWCR_AAH_Pos) /*!< 0x000007FF */
  8817. #define LTDC_AWCR_AAH LTDC_AWCR_AAH_Msk /*!< Accumulated Active heigh */
  8818. #define LTDC_AWCR_AAW_Pos (16U)
  8819. #define LTDC_AWCR_AAW_Msk (0xFFFU << LTDC_AWCR_AAW_Pos) /*!< 0x0FFF0000 */
  8820. #define LTDC_AWCR_AAW LTDC_AWCR_AAW_Msk /*!< Accumulated Active Width */
  8821. /******************** Bit definition for LTDC_TWCR register *****************/
  8822. #define LTDC_TWCR_TOTALH_Pos (0U)
  8823. #define LTDC_TWCR_TOTALH_Msk (0x7FFU << LTDC_TWCR_TOTALH_Pos) /*!< 0x000007FF */
  8824. #define LTDC_TWCR_TOTALH LTDC_TWCR_TOTALH_Msk /*!< Total Heigh */
  8825. #define LTDC_TWCR_TOTALW_Pos (16U)
  8826. #define LTDC_TWCR_TOTALW_Msk (0xFFFU << LTDC_TWCR_TOTALW_Pos) /*!< 0x0FFF0000 */
  8827. #define LTDC_TWCR_TOTALW LTDC_TWCR_TOTALW_Msk /*!< Total Width */
  8828. /******************** Bit definition for LTDC_GCR register ******************/
  8829. #define LTDC_GCR_LTDCEN_Pos (0U)
  8830. #define LTDC_GCR_LTDCEN_Msk (0x1U << LTDC_GCR_LTDCEN_Pos) /*!< 0x00000001 */
  8831. #define LTDC_GCR_LTDCEN LTDC_GCR_LTDCEN_Msk /*!< LCD-TFT controller enable bit */
  8832. #define LTDC_GCR_DBW_Pos (4U)
  8833. #define LTDC_GCR_DBW_Msk (0x7U << LTDC_GCR_DBW_Pos) /*!< 0x00000070 */
  8834. #define LTDC_GCR_DBW LTDC_GCR_DBW_Msk /*!< Dither Blue Width */
  8835. #define LTDC_GCR_DGW_Pos (8U)
  8836. #define LTDC_GCR_DGW_Msk (0x7U << LTDC_GCR_DGW_Pos) /*!< 0x00000700 */
  8837. #define LTDC_GCR_DGW LTDC_GCR_DGW_Msk /*!< Dither Green Width */
  8838. #define LTDC_GCR_DRW_Pos (12U)
  8839. #define LTDC_GCR_DRW_Msk (0x7U << LTDC_GCR_DRW_Pos) /*!< 0x00007000 */
  8840. #define LTDC_GCR_DRW LTDC_GCR_DRW_Msk /*!< Dither Red Width */
  8841. #define LTDC_GCR_DEN_Pos (16U)
  8842. #define LTDC_GCR_DEN_Msk (0x1U << LTDC_GCR_DEN_Pos) /*!< 0x00010000 */
  8843. #define LTDC_GCR_DEN LTDC_GCR_DEN_Msk /*!< Dither Enable */
  8844. #define LTDC_GCR_PCPOL_Pos (28U)
  8845. #define LTDC_GCR_PCPOL_Msk (0x1U << LTDC_GCR_PCPOL_Pos) /*!< 0x10000000 */
  8846. #define LTDC_GCR_PCPOL LTDC_GCR_PCPOL_Msk /*!< Pixel Clock Polarity */
  8847. #define LTDC_GCR_DEPOL_Pos (29U)
  8848. #define LTDC_GCR_DEPOL_Msk (0x1U << LTDC_GCR_DEPOL_Pos) /*!< 0x20000000 */
  8849. #define LTDC_GCR_DEPOL LTDC_GCR_DEPOL_Msk /*!< Data Enable Polarity */
  8850. #define LTDC_GCR_VSPOL_Pos (30U)
  8851. #define LTDC_GCR_VSPOL_Msk (0x1U << LTDC_GCR_VSPOL_Pos) /*!< 0x40000000 */
  8852. #define LTDC_GCR_VSPOL LTDC_GCR_VSPOL_Msk /*!< Vertical Synchronization Polarity */
  8853. #define LTDC_GCR_HSPOL_Pos (31U)
  8854. #define LTDC_GCR_HSPOL_Msk (0x1U << LTDC_GCR_HSPOL_Pos) /*!< 0x80000000 */
  8855. #define LTDC_GCR_HSPOL LTDC_GCR_HSPOL_Msk /*!< Horizontal Synchronization Polarity */
  8856. /* Legacy define */
  8857. #define LTDC_GCR_DTEN LTDC_GCR_DEN
  8858. /******************** Bit definition for LTDC_SRCR register *****************/
  8859. #define LTDC_SRCR_IMR_Pos (0U)
  8860. #define LTDC_SRCR_IMR_Msk (0x1U << LTDC_SRCR_IMR_Pos) /*!< 0x00000001 */
  8861. #define LTDC_SRCR_IMR LTDC_SRCR_IMR_Msk /*!< Immediate Reload */
  8862. #define LTDC_SRCR_VBR_Pos (1U)
  8863. #define LTDC_SRCR_VBR_Msk (0x1U << LTDC_SRCR_VBR_Pos) /*!< 0x00000002 */
  8864. #define LTDC_SRCR_VBR LTDC_SRCR_VBR_Msk /*!< Vertical Blanking Reload */
  8865. /******************** Bit definition for LTDC_BCCR register *****************/
  8866. #define LTDC_BCCR_BCBLUE_Pos (0U)
  8867. #define LTDC_BCCR_BCBLUE_Msk (0xFFU << LTDC_BCCR_BCBLUE_Pos) /*!< 0x000000FF */
  8868. #define LTDC_BCCR_BCBLUE LTDC_BCCR_BCBLUE_Msk /*!< Background Blue value */
  8869. #define LTDC_BCCR_BCGREEN_Pos (8U)
  8870. #define LTDC_BCCR_BCGREEN_Msk (0xFFU << LTDC_BCCR_BCGREEN_Pos) /*!< 0x0000FF00 */
  8871. #define LTDC_BCCR_BCGREEN LTDC_BCCR_BCGREEN_Msk /*!< Background Green value */
  8872. #define LTDC_BCCR_BCRED_Pos (16U)
  8873. #define LTDC_BCCR_BCRED_Msk (0xFFU << LTDC_BCCR_BCRED_Pos) /*!< 0x00FF0000 */
  8874. #define LTDC_BCCR_BCRED LTDC_BCCR_BCRED_Msk /*!< Background Red value */
  8875. /******************** Bit definition for LTDC_IER register ******************/
  8876. #define LTDC_IER_LIE_Pos (0U)
  8877. #define LTDC_IER_LIE_Msk (0x1U << LTDC_IER_LIE_Pos) /*!< 0x00000001 */
  8878. #define LTDC_IER_LIE LTDC_IER_LIE_Msk /*!< Line Interrupt Enable */
  8879. #define LTDC_IER_FUIE_Pos (1U)
  8880. #define LTDC_IER_FUIE_Msk (0x1U << LTDC_IER_FUIE_Pos) /*!< 0x00000002 */
  8881. #define LTDC_IER_FUIE LTDC_IER_FUIE_Msk /*!< FIFO Underrun Interrupt Enable */
  8882. #define LTDC_IER_TERRIE_Pos (2U)
  8883. #define LTDC_IER_TERRIE_Msk (0x1U << LTDC_IER_TERRIE_Pos) /*!< 0x00000004 */
  8884. #define LTDC_IER_TERRIE LTDC_IER_TERRIE_Msk /*!< Transfer Error Interrupt Enable */
  8885. #define LTDC_IER_RRIE_Pos (3U)
  8886. #define LTDC_IER_RRIE_Msk (0x1U << LTDC_IER_RRIE_Pos) /*!< 0x00000008 */
  8887. #define LTDC_IER_RRIE LTDC_IER_RRIE_Msk /*!< Register Reload interrupt enable */
  8888. /******************** Bit definition for LTDC_ISR register ******************/
  8889. #define LTDC_ISR_LIF_Pos (0U)
  8890. #define LTDC_ISR_LIF_Msk (0x1U << LTDC_ISR_LIF_Pos) /*!< 0x00000001 */
  8891. #define LTDC_ISR_LIF LTDC_ISR_LIF_Msk /*!< Line Interrupt Flag */
  8892. #define LTDC_ISR_FUIF_Pos (1U)
  8893. #define LTDC_ISR_FUIF_Msk (0x1U << LTDC_ISR_FUIF_Pos) /*!< 0x00000002 */
  8894. #define LTDC_ISR_FUIF LTDC_ISR_FUIF_Msk /*!< FIFO Underrun Interrupt Flag */
  8895. #define LTDC_ISR_TERRIF_Pos (2U)
  8896. #define LTDC_ISR_TERRIF_Msk (0x1U << LTDC_ISR_TERRIF_Pos) /*!< 0x00000004 */
  8897. #define LTDC_ISR_TERRIF LTDC_ISR_TERRIF_Msk /*!< Transfer Error Interrupt Flag */
  8898. #define LTDC_ISR_RRIF_Pos (3U)
  8899. #define LTDC_ISR_RRIF_Msk (0x1U << LTDC_ISR_RRIF_Pos) /*!< 0x00000008 */
  8900. #define LTDC_ISR_RRIF LTDC_ISR_RRIF_Msk /*!< Register Reload interrupt Flag */
  8901. /******************** Bit definition for LTDC_ICR register ******************/
  8902. #define LTDC_ICR_CLIF_Pos (0U)
  8903. #define LTDC_ICR_CLIF_Msk (0x1U << LTDC_ICR_CLIF_Pos) /*!< 0x00000001 */
  8904. #define LTDC_ICR_CLIF LTDC_ICR_CLIF_Msk /*!< Clears the Line Interrupt Flag */
  8905. #define LTDC_ICR_CFUIF_Pos (1U)
  8906. #define LTDC_ICR_CFUIF_Msk (0x1U << LTDC_ICR_CFUIF_Pos) /*!< 0x00000002 */
  8907. #define LTDC_ICR_CFUIF LTDC_ICR_CFUIF_Msk /*!< Clears the FIFO Underrun Interrupt Flag */
  8908. #define LTDC_ICR_CTERRIF_Pos (2U)
  8909. #define LTDC_ICR_CTERRIF_Msk (0x1U << LTDC_ICR_CTERRIF_Pos) /*!< 0x00000004 */
  8910. #define LTDC_ICR_CTERRIF LTDC_ICR_CTERRIF_Msk /*!< Clears the Transfer Error Interrupt Flag */
  8911. #define LTDC_ICR_CRRIF_Pos (3U)
  8912. #define LTDC_ICR_CRRIF_Msk (0x1U << LTDC_ICR_CRRIF_Pos) /*!< 0x00000008 */
  8913. #define LTDC_ICR_CRRIF LTDC_ICR_CRRIF_Msk /*!< Clears Register Reload interrupt Flag */
  8914. /******************** Bit definition for LTDC_LIPCR register ****************/
  8915. #define LTDC_LIPCR_LIPOS_Pos (0U)
  8916. #define LTDC_LIPCR_LIPOS_Msk (0x7FFU << LTDC_LIPCR_LIPOS_Pos) /*!< 0x000007FF */
  8917. #define LTDC_LIPCR_LIPOS LTDC_LIPCR_LIPOS_Msk /*!< Line Interrupt Position */
  8918. /******************** Bit definition for LTDC_CPSR register *****************/
  8919. #define LTDC_CPSR_CYPOS_Pos (0U)
  8920. #define LTDC_CPSR_CYPOS_Msk (0xFFFFU << LTDC_CPSR_CYPOS_Pos) /*!< 0x0000FFFF */
  8921. #define LTDC_CPSR_CYPOS LTDC_CPSR_CYPOS_Msk /*!< Current Y Position */
  8922. #define LTDC_CPSR_CXPOS_Pos (16U)
  8923. #define LTDC_CPSR_CXPOS_Msk (0xFFFFU << LTDC_CPSR_CXPOS_Pos) /*!< 0xFFFF0000 */
  8924. #define LTDC_CPSR_CXPOS LTDC_CPSR_CXPOS_Msk /*!< Current X Position */
  8925. /******************** Bit definition for LTDC_CDSR register *****************/
  8926. #define LTDC_CDSR_VDES_Pos (0U)
  8927. #define LTDC_CDSR_VDES_Msk (0x1U << LTDC_CDSR_VDES_Pos) /*!< 0x00000001 */
  8928. #define LTDC_CDSR_VDES LTDC_CDSR_VDES_Msk /*!< Vertical Data Enable Status */
  8929. #define LTDC_CDSR_HDES_Pos (1U)
  8930. #define LTDC_CDSR_HDES_Msk (0x1U << LTDC_CDSR_HDES_Pos) /*!< 0x00000002 */
  8931. #define LTDC_CDSR_HDES LTDC_CDSR_HDES_Msk /*!< Horizontal Data Enable Status */
  8932. #define LTDC_CDSR_VSYNCS_Pos (2U)
  8933. #define LTDC_CDSR_VSYNCS_Msk (0x1U << LTDC_CDSR_VSYNCS_Pos) /*!< 0x00000004 */
  8934. #define LTDC_CDSR_VSYNCS LTDC_CDSR_VSYNCS_Msk /*!< Vertical Synchronization Status */
  8935. #define LTDC_CDSR_HSYNCS_Pos (3U)
  8936. #define LTDC_CDSR_HSYNCS_Msk (0x1U << LTDC_CDSR_HSYNCS_Pos) /*!< 0x00000008 */
  8937. #define LTDC_CDSR_HSYNCS LTDC_CDSR_HSYNCS_Msk /*!< Horizontal Synchronization Status */
  8938. /******************** Bit definition for LTDC_LxCR register *****************/
  8939. #define LTDC_LxCR_LEN_Pos (0U)
  8940. #define LTDC_LxCR_LEN_Msk (0x1U << LTDC_LxCR_LEN_Pos) /*!< 0x00000001 */
  8941. #define LTDC_LxCR_LEN LTDC_LxCR_LEN_Msk /*!< Layer Enable */
  8942. #define LTDC_LxCR_COLKEN_Pos (1U)
  8943. #define LTDC_LxCR_COLKEN_Msk (0x1U << LTDC_LxCR_COLKEN_Pos) /*!< 0x00000002 */
  8944. #define LTDC_LxCR_COLKEN LTDC_LxCR_COLKEN_Msk /*!< Color Keying Enable */
  8945. #define LTDC_LxCR_CLUTEN_Pos (4U)
  8946. #define LTDC_LxCR_CLUTEN_Msk (0x1U << LTDC_LxCR_CLUTEN_Pos) /*!< 0x00000010 */
  8947. #define LTDC_LxCR_CLUTEN LTDC_LxCR_CLUTEN_Msk /*!< Color Lockup Table Enable */
  8948. /******************** Bit definition for LTDC_LxWHPCR register **************/
  8949. #define LTDC_LxWHPCR_WHSTPOS_Pos (0U)
  8950. #define LTDC_LxWHPCR_WHSTPOS_Msk (0xFFFU << LTDC_LxWHPCR_WHSTPOS_Pos) /*!< 0x00000FFF */
  8951. #define LTDC_LxWHPCR_WHSTPOS LTDC_LxWHPCR_WHSTPOS_Msk /*!< Window Horizontal Start Position */
  8952. #define LTDC_LxWHPCR_WHSPPOS_Pos (16U)
  8953. #define LTDC_LxWHPCR_WHSPPOS_Msk (0xFFFFU << LTDC_LxWHPCR_WHSPPOS_Pos) /*!< 0xFFFF0000 */
  8954. #define LTDC_LxWHPCR_WHSPPOS LTDC_LxWHPCR_WHSPPOS_Msk /*!< Window Horizontal Stop Position */
  8955. /******************** Bit definition for LTDC_LxWVPCR register **************/
  8956. #define LTDC_LxWVPCR_WVSTPOS_Pos (0U)
  8957. #define LTDC_LxWVPCR_WVSTPOS_Msk (0xFFFU << LTDC_LxWVPCR_WVSTPOS_Pos) /*!< 0x00000FFF */
  8958. #define LTDC_LxWVPCR_WVSTPOS LTDC_LxWVPCR_WVSTPOS_Msk /*!< Window Vertical Start Position */
  8959. #define LTDC_LxWVPCR_WVSPPOS_Pos (16U)
  8960. #define LTDC_LxWVPCR_WVSPPOS_Msk (0xFFFFU << LTDC_LxWVPCR_WVSPPOS_Pos) /*!< 0xFFFF0000 */
  8961. #define LTDC_LxWVPCR_WVSPPOS LTDC_LxWVPCR_WVSPPOS_Msk /*!< Window Vertical Stop Position */
  8962. /******************** Bit definition for LTDC_LxCKCR register ***************/
  8963. #define LTDC_LxCKCR_CKBLUE_Pos (0U)
  8964. #define LTDC_LxCKCR_CKBLUE_Msk (0xFFU << LTDC_LxCKCR_CKBLUE_Pos) /*!< 0x000000FF */
  8965. #define LTDC_LxCKCR_CKBLUE LTDC_LxCKCR_CKBLUE_Msk /*!< Color Key Blue value */
  8966. #define LTDC_LxCKCR_CKGREEN_Pos (8U)
  8967. #define LTDC_LxCKCR_CKGREEN_Msk (0xFFU << LTDC_LxCKCR_CKGREEN_Pos) /*!< 0x0000FF00 */
  8968. #define LTDC_LxCKCR_CKGREEN LTDC_LxCKCR_CKGREEN_Msk /*!< Color Key Green value */
  8969. #define LTDC_LxCKCR_CKRED_Pos (16U)
  8970. #define LTDC_LxCKCR_CKRED_Msk (0xFFU << LTDC_LxCKCR_CKRED_Pos) /*!< 0x00FF0000 */
  8971. #define LTDC_LxCKCR_CKRED LTDC_LxCKCR_CKRED_Msk /*!< Color Key Red value */
  8972. /******************** Bit definition for LTDC_LxPFCR register ***************/
  8973. #define LTDC_LxPFCR_PF_Pos (0U)
  8974. #define LTDC_LxPFCR_PF_Msk (0x7U << LTDC_LxPFCR_PF_Pos) /*!< 0x00000007 */
  8975. #define LTDC_LxPFCR_PF LTDC_LxPFCR_PF_Msk /*!< Pixel Format */
  8976. /******************** Bit definition for LTDC_LxCACR register ***************/
  8977. #define LTDC_LxCACR_CONSTA_Pos (0U)
  8978. #define LTDC_LxCACR_CONSTA_Msk (0xFFU << LTDC_LxCACR_CONSTA_Pos) /*!< 0x000000FF */
  8979. #define LTDC_LxCACR_CONSTA LTDC_LxCACR_CONSTA_Msk /*!< Constant Alpha */
  8980. /******************** Bit definition for LTDC_LxDCCR register ***************/
  8981. #define LTDC_LxDCCR_DCBLUE_Pos (0U)
  8982. #define LTDC_LxDCCR_DCBLUE_Msk (0xFFU << LTDC_LxDCCR_DCBLUE_Pos) /*!< 0x000000FF */
  8983. #define LTDC_LxDCCR_DCBLUE LTDC_LxDCCR_DCBLUE_Msk /*!< Default Color Blue */
  8984. #define LTDC_LxDCCR_DCGREEN_Pos (8U)
  8985. #define LTDC_LxDCCR_DCGREEN_Msk (0xFFU << LTDC_LxDCCR_DCGREEN_Pos) /*!< 0x0000FF00 */
  8986. #define LTDC_LxDCCR_DCGREEN LTDC_LxDCCR_DCGREEN_Msk /*!< Default Color Green */
  8987. #define LTDC_LxDCCR_DCRED_Pos (16U)
  8988. #define LTDC_LxDCCR_DCRED_Msk (0xFFU << LTDC_LxDCCR_DCRED_Pos) /*!< 0x00FF0000 */
  8989. #define LTDC_LxDCCR_DCRED LTDC_LxDCCR_DCRED_Msk /*!< Default Color Red */
  8990. #define LTDC_LxDCCR_DCALPHA_Pos (24U)
  8991. #define LTDC_LxDCCR_DCALPHA_Msk (0xFFU << LTDC_LxDCCR_DCALPHA_Pos) /*!< 0xFF000000 */
  8992. #define LTDC_LxDCCR_DCALPHA LTDC_LxDCCR_DCALPHA_Msk /*!< Default Color Alpha */
  8993. /******************** Bit definition for LTDC_LxBFCR register ***************/
  8994. #define LTDC_LxBFCR_BF2_Pos (0U)
  8995. #define LTDC_LxBFCR_BF2_Msk (0x7U << LTDC_LxBFCR_BF2_Pos) /*!< 0x00000007 */
  8996. #define LTDC_LxBFCR_BF2 LTDC_LxBFCR_BF2_Msk /*!< Blending Factor 2 */
  8997. #define LTDC_LxBFCR_BF1_Pos (8U)
  8998. #define LTDC_LxBFCR_BF1_Msk (0x7U << LTDC_LxBFCR_BF1_Pos) /*!< 0x00000700 */
  8999. #define LTDC_LxBFCR_BF1 LTDC_LxBFCR_BF1_Msk /*!< Blending Factor 1 */
  9000. /******************** Bit definition for LTDC_LxCFBAR register **************/
  9001. #define LTDC_LxCFBAR_CFBADD_Pos (0U)
  9002. #define LTDC_LxCFBAR_CFBADD_Msk (0xFFFFFFFFU << LTDC_LxCFBAR_CFBADD_Pos) /*!< 0xFFFFFFFF */
  9003. #define LTDC_LxCFBAR_CFBADD LTDC_LxCFBAR_CFBADD_Msk /*!< Color Frame Buffer Start Address */
  9004. /******************** Bit definition for LTDC_LxCFBLR register **************/
  9005. #define LTDC_LxCFBLR_CFBLL_Pos (0U)
  9006. #define LTDC_LxCFBLR_CFBLL_Msk (0x1FFFU << LTDC_LxCFBLR_CFBLL_Pos) /*!< 0x00001FFF */
  9007. #define LTDC_LxCFBLR_CFBLL LTDC_LxCFBLR_CFBLL_Msk /*!< Color Frame Buffer Line Length */
  9008. #define LTDC_LxCFBLR_CFBP_Pos (16U)
  9009. #define LTDC_LxCFBLR_CFBP_Msk (0x1FFFU << LTDC_LxCFBLR_CFBP_Pos) /*!< 0x1FFF0000 */
  9010. #define LTDC_LxCFBLR_CFBP LTDC_LxCFBLR_CFBP_Msk /*!< Color Frame Buffer Pitch in bytes */
  9011. /******************** Bit definition for LTDC_LxCFBLNR register *************/
  9012. #define LTDC_LxCFBLNR_CFBLNBR_Pos (0U)
  9013. #define LTDC_LxCFBLNR_CFBLNBR_Msk (0x7FFU << LTDC_LxCFBLNR_CFBLNBR_Pos) /*!< 0x000007FF */
  9014. #define LTDC_LxCFBLNR_CFBLNBR LTDC_LxCFBLNR_CFBLNBR_Msk /*!< Frame Buffer Line Number */
  9015. /******************** Bit definition for LTDC_LxCLUTWR register *************/
  9016. #define LTDC_LxCLUTWR_BLUE_Pos (0U)
  9017. #define LTDC_LxCLUTWR_BLUE_Msk (0xFFU << LTDC_LxCLUTWR_BLUE_Pos) /*!< 0x000000FF */
  9018. #define LTDC_LxCLUTWR_BLUE LTDC_LxCLUTWR_BLUE_Msk /*!< Blue value */
  9019. #define LTDC_LxCLUTWR_GREEN_Pos (8U)
  9020. #define LTDC_LxCLUTWR_GREEN_Msk (0xFFU << LTDC_LxCLUTWR_GREEN_Pos) /*!< 0x0000FF00 */
  9021. #define LTDC_LxCLUTWR_GREEN LTDC_LxCLUTWR_GREEN_Msk /*!< Green value */
  9022. #define LTDC_LxCLUTWR_RED_Pos (16U)
  9023. #define LTDC_LxCLUTWR_RED_Msk (0xFFU << LTDC_LxCLUTWR_RED_Pos) /*!< 0x00FF0000 */
  9024. #define LTDC_LxCLUTWR_RED LTDC_LxCLUTWR_RED_Msk /*!< Red value */
  9025. #define LTDC_LxCLUTWR_CLUTADD_Pos (24U)
  9026. #define LTDC_LxCLUTWR_CLUTADD_Msk (0xFFU << LTDC_LxCLUTWR_CLUTADD_Pos) /*!< 0xFF000000 */
  9027. #define LTDC_LxCLUTWR_CLUTADD LTDC_LxCLUTWR_CLUTADD_Msk /*!< CLUT address */
  9028. /******************************************************************************/
  9029. /* */
  9030. /* Power Control */
  9031. /* */
  9032. /******************************************************************************/
  9033. /******************** Bit definition for PWR_CR1 register ********************/
  9034. #define PWR_CR1_LPDS_Pos (0U)
  9035. #define PWR_CR1_LPDS_Msk (0x1U << PWR_CR1_LPDS_Pos) /*!< 0x00000001 */
  9036. #define PWR_CR1_LPDS PWR_CR1_LPDS_Msk /*!< Low-Power Deepsleep */
  9037. #define PWR_CR1_PDDS_Pos (1U)
  9038. #define PWR_CR1_PDDS_Msk (0x1U << PWR_CR1_PDDS_Pos) /*!< 0x00000002 */
  9039. #define PWR_CR1_PDDS PWR_CR1_PDDS_Msk /*!< Power Down Deepsleep */
  9040. #define PWR_CR1_CSBF_Pos (3U)
  9041. #define PWR_CR1_CSBF_Msk (0x1U << PWR_CR1_CSBF_Pos) /*!< 0x00000008 */
  9042. #define PWR_CR1_CSBF PWR_CR1_CSBF_Msk /*!< Clear Standby Flag */
  9043. #define PWR_CR1_PVDE_Pos (4U)
  9044. #define PWR_CR1_PVDE_Msk (0x1U << PWR_CR1_PVDE_Pos) /*!< 0x00000010 */
  9045. #define PWR_CR1_PVDE PWR_CR1_PVDE_Msk /*!< Power Voltage Detector Enable */
  9046. #define PWR_CR1_PLS_Pos (5U)
  9047. #define PWR_CR1_PLS_Msk (0x7U << PWR_CR1_PLS_Pos) /*!< 0x000000E0 */
  9048. #define PWR_CR1_PLS PWR_CR1_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
  9049. #define PWR_CR1_PLS_0 (0x1U << PWR_CR1_PLS_Pos) /*!< 0x00000020 */
  9050. #define PWR_CR1_PLS_1 (0x2U << PWR_CR1_PLS_Pos) /*!< 0x00000040 */
  9051. #define PWR_CR1_PLS_2 (0x4U << PWR_CR1_PLS_Pos) /*!< 0x00000080 */
  9052. /*!< PVD level configuration */
  9053. #define PWR_CR1_PLS_LEV0 0x00000000U /*!< PVD level 0 */
  9054. #define PWR_CR1_PLS_LEV1_Pos (5U)
  9055. #define PWR_CR1_PLS_LEV1_Msk (0x1U << PWR_CR1_PLS_LEV1_Pos) /*!< 0x00000020 */
  9056. #define PWR_CR1_PLS_LEV1 PWR_CR1_PLS_LEV1_Msk /*!< PVD level 1 */
  9057. #define PWR_CR1_PLS_LEV2_Pos (6U)
  9058. #define PWR_CR1_PLS_LEV2_Msk (0x1U << PWR_CR1_PLS_LEV2_Pos) /*!< 0x00000040 */
  9059. #define PWR_CR1_PLS_LEV2 PWR_CR1_PLS_LEV2_Msk /*!< PVD level 2 */
  9060. #define PWR_CR1_PLS_LEV3_Pos (5U)
  9061. #define PWR_CR1_PLS_LEV3_Msk (0x3U << PWR_CR1_PLS_LEV3_Pos) /*!< 0x00000060 */
  9062. #define PWR_CR1_PLS_LEV3 PWR_CR1_PLS_LEV3_Msk /*!< PVD level 3 */
  9063. #define PWR_CR1_PLS_LEV4_Pos (7U)
  9064. #define PWR_CR1_PLS_LEV4_Msk (0x1U << PWR_CR1_PLS_LEV4_Pos) /*!< 0x00000080 */
  9065. #define PWR_CR1_PLS_LEV4 PWR_CR1_PLS_LEV4_Msk /*!< PVD level 4 */
  9066. #define PWR_CR1_PLS_LEV5_Pos (5U)
  9067. #define PWR_CR1_PLS_LEV5_Msk (0x5U << PWR_CR1_PLS_LEV5_Pos) /*!< 0x000000A0 */
  9068. #define PWR_CR1_PLS_LEV5 PWR_CR1_PLS_LEV5_Msk /*!< PVD level 5 */
  9069. #define PWR_CR1_PLS_LEV6_Pos (6U)
  9070. #define PWR_CR1_PLS_LEV6_Msk (0x3U << PWR_CR1_PLS_LEV6_Pos) /*!< 0x000000C0 */
  9071. #define PWR_CR1_PLS_LEV6 PWR_CR1_PLS_LEV6_Msk /*!< PVD level 6 */
  9072. #define PWR_CR1_PLS_LEV7_Pos (5U)
  9073. #define PWR_CR1_PLS_LEV7_Msk (0x7U << PWR_CR1_PLS_LEV7_Pos) /*!< 0x000000E0 */
  9074. #define PWR_CR1_PLS_LEV7 PWR_CR1_PLS_LEV7_Msk /*!< PVD level 7 */
  9075. #define PWR_CR1_DBP_Pos (8U)
  9076. #define PWR_CR1_DBP_Msk (0x1U << PWR_CR1_DBP_Pos) /*!< 0x00000100 */
  9077. #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Backup Domain write protection */
  9078. #define PWR_CR1_FPDS_Pos (9U)
  9079. #define PWR_CR1_FPDS_Msk (0x1U << PWR_CR1_FPDS_Pos) /*!< 0x00000200 */
  9080. #define PWR_CR1_FPDS PWR_CR1_FPDS_Msk /*!< Flash power down in Stop mode */
  9081. #define PWR_CR1_LPUDS_Pos (10U)
  9082. #define PWR_CR1_LPUDS_Msk (0x1U << PWR_CR1_LPUDS_Pos) /*!< 0x00000400 */
  9083. #define PWR_CR1_LPUDS PWR_CR1_LPUDS_Msk /*!< Low-power regulator in deepsleep under-drive mode */
  9084. #define PWR_CR1_MRUDS_Pos (11U)
  9085. #define PWR_CR1_MRUDS_Msk (0x1U << PWR_CR1_MRUDS_Pos) /*!< 0x00000800 */
  9086. #define PWR_CR1_MRUDS PWR_CR1_MRUDS_Msk /*!< Main regulator in deepsleep under-drive mode */
  9087. #define PWR_CR1_ADCDC1_Pos (13U)
  9088. #define PWR_CR1_ADCDC1_Msk (0x1U << PWR_CR1_ADCDC1_Pos) /*!< 0x00002000 */
  9089. #define PWR_CR1_ADCDC1 PWR_CR1_ADCDC1_Msk /*!< Refer to AN4073 on how to use this bit */
  9090. #define PWR_CR1_VOS_Pos (14U)
  9091. #define PWR_CR1_VOS_Msk (0x3U << PWR_CR1_VOS_Pos) /*!< 0x0000C000 */
  9092. #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  9093. #define PWR_CR1_VOS_0 (0x1U << PWR_CR1_VOS_Pos) /*!< 0x00004000 */
  9094. #define PWR_CR1_VOS_1 (0x2U << PWR_CR1_VOS_Pos) /*!< 0x00008000 */
  9095. #define PWR_CR1_ODEN_Pos (16U)
  9096. #define PWR_CR1_ODEN_Msk (0x1U << PWR_CR1_ODEN_Pos) /*!< 0x00010000 */
  9097. #define PWR_CR1_ODEN PWR_CR1_ODEN_Msk /*!< Over Drive enable */
  9098. #define PWR_CR1_ODSWEN_Pos (17U)
  9099. #define PWR_CR1_ODSWEN_Msk (0x1U << PWR_CR1_ODSWEN_Pos) /*!< 0x00020000 */
  9100. #define PWR_CR1_ODSWEN PWR_CR1_ODSWEN_Msk /*!< Over Drive switch enabled */
  9101. #define PWR_CR1_UDEN_Pos (18U)
  9102. #define PWR_CR1_UDEN_Msk (0x3U << PWR_CR1_UDEN_Pos) /*!< 0x000C0000 */
  9103. #define PWR_CR1_UDEN PWR_CR1_UDEN_Msk /*!< Under Drive enable in stop mode */
  9104. #define PWR_CR1_UDEN_0 (0x1U << PWR_CR1_UDEN_Pos) /*!< 0x00040000 */
  9105. #define PWR_CR1_UDEN_1 (0x2U << PWR_CR1_UDEN_Pos) /*!< 0x00080000 */
  9106. /******************* Bit definition for PWR_CSR1 register ********************/
  9107. #define PWR_CSR1_WUIF_Pos (0U)
  9108. #define PWR_CSR1_WUIF_Msk (0x1U << PWR_CSR1_WUIF_Pos) /*!< 0x00000001 */
  9109. #define PWR_CSR1_WUIF PWR_CSR1_WUIF_Msk /*!< Wake up internal Flag */
  9110. #define PWR_CSR1_SBF_Pos (1U)
  9111. #define PWR_CSR1_SBF_Msk (0x1U << PWR_CSR1_SBF_Pos) /*!< 0x00000002 */
  9112. #define PWR_CSR1_SBF PWR_CSR1_SBF_Msk /*!< Standby Flag */
  9113. #define PWR_CSR1_PVDO_Pos (2U)
  9114. #define PWR_CSR1_PVDO_Msk (0x1U << PWR_CSR1_PVDO_Pos) /*!< 0x00000004 */
  9115. #define PWR_CSR1_PVDO PWR_CSR1_PVDO_Msk /*!< PVD Output */
  9116. #define PWR_CSR1_BRR_Pos (3U)
  9117. #define PWR_CSR1_BRR_Msk (0x1U << PWR_CSR1_BRR_Pos) /*!< 0x00000008 */
  9118. #define PWR_CSR1_BRR PWR_CSR1_BRR_Msk /*!< Backup regulator ready */
  9119. #define PWR_CSR1_EIWUP_Pos (8U)
  9120. #define PWR_CSR1_EIWUP_Msk (0x1U << PWR_CSR1_EIWUP_Pos) /*!< 0x00000100 */
  9121. #define PWR_CSR1_EIWUP PWR_CSR1_EIWUP_Msk /*!< Enable internal wakeup */
  9122. #define PWR_CSR1_BRE_Pos (9U)
  9123. #define PWR_CSR1_BRE_Msk (0x1U << PWR_CSR1_BRE_Pos) /*!< 0x00000200 */
  9124. #define PWR_CSR1_BRE PWR_CSR1_BRE_Msk /*!< Backup regulator enable */
  9125. #define PWR_CSR1_VOSRDY_Pos (14U)
  9126. #define PWR_CSR1_VOSRDY_Msk (0x1U << PWR_CSR1_VOSRDY_Pos) /*!< 0x00004000 */
  9127. #define PWR_CSR1_VOSRDY PWR_CSR1_VOSRDY_Msk /*!< Regulator voltage scaling output selection ready */
  9128. #define PWR_CSR1_ODRDY_Pos (16U)
  9129. #define PWR_CSR1_ODRDY_Msk (0x1U << PWR_CSR1_ODRDY_Pos) /*!< 0x00010000 */
  9130. #define PWR_CSR1_ODRDY PWR_CSR1_ODRDY_Msk /*!< Over Drive generator ready */
  9131. #define PWR_CSR1_ODSWRDY_Pos (17U)
  9132. #define PWR_CSR1_ODSWRDY_Msk (0x1U << PWR_CSR1_ODSWRDY_Pos) /*!< 0x00020000 */
  9133. #define PWR_CSR1_ODSWRDY PWR_CSR1_ODSWRDY_Msk /*!< Over Drive Switch ready */
  9134. #define PWR_CSR1_UDRDY_Pos (18U)
  9135. #define PWR_CSR1_UDRDY_Msk (0x3U << PWR_CSR1_UDRDY_Pos) /*!< 0x000C0000 */
  9136. #define PWR_CSR1_UDRDY PWR_CSR1_UDRDY_Msk /*!< Under Drive ready */
  9137. /* Legacy define */
  9138. #define PWR_CSR1_UDSWRDY PWR_CSR1_UDRDY
  9139. /******************** Bit definition for PWR_CR2 register ********************/
  9140. #define PWR_CR2_CWUPF1_Pos (0U)
  9141. #define PWR_CR2_CWUPF1_Msk (0x1U << PWR_CR2_CWUPF1_Pos) /*!< 0x00000001 */
  9142. #define PWR_CR2_CWUPF1 PWR_CR2_CWUPF1_Msk /*!< Clear Wakeup Pin Flag for PA0 */
  9143. #define PWR_CR2_CWUPF2_Pos (1U)
  9144. #define PWR_CR2_CWUPF2_Msk (0x1U << PWR_CR2_CWUPF2_Pos) /*!< 0x00000002 */
  9145. #define PWR_CR2_CWUPF2 PWR_CR2_CWUPF2_Msk /*!< Clear Wakeup Pin Flag for PA2 */
  9146. #define PWR_CR2_CWUPF3_Pos (2U)
  9147. #define PWR_CR2_CWUPF3_Msk (0x1U << PWR_CR2_CWUPF3_Pos) /*!< 0x00000004 */
  9148. #define PWR_CR2_CWUPF3 PWR_CR2_CWUPF3_Msk /*!< Clear Wakeup Pin Flag for PC1 */
  9149. #define PWR_CR2_CWUPF4_Pos (3U)
  9150. #define PWR_CR2_CWUPF4_Msk (0x1U << PWR_CR2_CWUPF4_Pos) /*!< 0x00000008 */
  9151. #define PWR_CR2_CWUPF4 PWR_CR2_CWUPF4_Msk /*!< Clear Wakeup Pin Flag for PC13 */
  9152. #define PWR_CR2_CWUPF5_Pos (4U)
  9153. #define PWR_CR2_CWUPF5_Msk (0x1U << PWR_CR2_CWUPF5_Pos) /*!< 0x00000010 */
  9154. #define PWR_CR2_CWUPF5 PWR_CR2_CWUPF5_Msk /*!< Clear Wakeup Pin Flag for PI8 */
  9155. #define PWR_CR2_CWUPF6_Pos (5U)
  9156. #define PWR_CR2_CWUPF6_Msk (0x1U << PWR_CR2_CWUPF6_Pos) /*!< 0x00000020 */
  9157. #define PWR_CR2_CWUPF6 PWR_CR2_CWUPF6_Msk /*!< Clear Wakeup Pin Flag for PI11 */
  9158. #define PWR_CR2_WUPP1_Pos (8U)
  9159. #define PWR_CR2_WUPP1_Msk (0x1U << PWR_CR2_WUPP1_Pos) /*!< 0x00000100 */
  9160. #define PWR_CR2_WUPP1 PWR_CR2_WUPP1_Msk /*!< Wakeup Pin Polarity bit for PA0 */
  9161. #define PWR_CR2_WUPP2_Pos (9U)
  9162. #define PWR_CR2_WUPP2_Msk (0x1U << PWR_CR2_WUPP2_Pos) /*!< 0x00000200 */
  9163. #define PWR_CR2_WUPP2 PWR_CR2_WUPP2_Msk /*!< Wakeup Pin Polarity bit for PA2 */
  9164. #define PWR_CR2_WUPP3_Pos (10U)
  9165. #define PWR_CR2_WUPP3_Msk (0x1U << PWR_CR2_WUPP3_Pos) /*!< 0x00000400 */
  9166. #define PWR_CR2_WUPP3 PWR_CR2_WUPP3_Msk /*!< Wakeup Pin Polarity bit for PC1 */
  9167. #define PWR_CR2_WUPP4_Pos (11U)
  9168. #define PWR_CR2_WUPP4_Msk (0x1U << PWR_CR2_WUPP4_Pos) /*!< 0x00000800 */
  9169. #define PWR_CR2_WUPP4 PWR_CR2_WUPP4_Msk /*!< Wakeup Pin Polarity bit for PC13 */
  9170. #define PWR_CR2_WUPP5_Pos (12U)
  9171. #define PWR_CR2_WUPP5_Msk (0x1U << PWR_CR2_WUPP5_Pos) /*!< 0x00001000 */
  9172. #define PWR_CR2_WUPP5 PWR_CR2_WUPP5_Msk /*!< Wakeup Pin Polarity bit for PI8 */
  9173. #define PWR_CR2_WUPP6_Pos (13U)
  9174. #define PWR_CR2_WUPP6_Msk (0x1U << PWR_CR2_WUPP6_Pos) /*!< 0x00002000 */
  9175. #define PWR_CR2_WUPP6 PWR_CR2_WUPP6_Msk /*!< Wakeup Pin Polarity bit for PI11 */
  9176. /******************* Bit definition for PWR_CSR2 register ********************/
  9177. #define PWR_CSR2_WUPF1_Pos (0U)
  9178. #define PWR_CSR2_WUPF1_Msk (0x1U << PWR_CSR2_WUPF1_Pos) /*!< 0x00000001 */
  9179. #define PWR_CSR2_WUPF1 PWR_CSR2_WUPF1_Msk /*!< Wakeup Pin Flag for PA0 */
  9180. #define PWR_CSR2_WUPF2_Pos (1U)
  9181. #define PWR_CSR2_WUPF2_Msk (0x1U << PWR_CSR2_WUPF2_Pos) /*!< 0x00000002 */
  9182. #define PWR_CSR2_WUPF2 PWR_CSR2_WUPF2_Msk /*!< Wakeup Pin Flag for PA2 */
  9183. #define PWR_CSR2_WUPF3_Pos (2U)
  9184. #define PWR_CSR2_WUPF3_Msk (0x1U << PWR_CSR2_WUPF3_Pos) /*!< 0x00000004 */
  9185. #define PWR_CSR2_WUPF3 PWR_CSR2_WUPF3_Msk /*!< Wakeup Pin Flag for PC1 */
  9186. #define PWR_CSR2_WUPF4_Pos (3U)
  9187. #define PWR_CSR2_WUPF4_Msk (0x1U << PWR_CSR2_WUPF4_Pos) /*!< 0x00000008 */
  9188. #define PWR_CSR2_WUPF4 PWR_CSR2_WUPF4_Msk /*!< Wakeup Pin Flag for PC13 */
  9189. #define PWR_CSR2_WUPF5_Pos (4U)
  9190. #define PWR_CSR2_WUPF5_Msk (0x1U << PWR_CSR2_WUPF5_Pos) /*!< 0x00000010 */
  9191. #define PWR_CSR2_WUPF5 PWR_CSR2_WUPF5_Msk /*!< Wakeup Pin Flag for PI8 */
  9192. #define PWR_CSR2_WUPF6_Pos (5U)
  9193. #define PWR_CSR2_WUPF6_Msk (0x1U << PWR_CSR2_WUPF6_Pos) /*!< 0x00000020 */
  9194. #define PWR_CSR2_WUPF6 PWR_CSR2_WUPF6_Msk /*!< Wakeup Pin Flag for PI11 */
  9195. #define PWR_CSR2_EWUP1_Pos (8U)
  9196. #define PWR_CSR2_EWUP1_Msk (0x1U << PWR_CSR2_EWUP1_Pos) /*!< 0x00000100 */
  9197. #define PWR_CSR2_EWUP1 PWR_CSR2_EWUP1_Msk /*!< Enable Wakeup Pin PA0 */
  9198. #define PWR_CSR2_EWUP2_Pos (9U)
  9199. #define PWR_CSR2_EWUP2_Msk (0x1U << PWR_CSR2_EWUP2_Pos) /*!< 0x00000200 */
  9200. #define PWR_CSR2_EWUP2 PWR_CSR2_EWUP2_Msk /*!< Enable Wakeup Pin PA2 */
  9201. #define PWR_CSR2_EWUP3_Pos (10U)
  9202. #define PWR_CSR2_EWUP3_Msk (0x1U << PWR_CSR2_EWUP3_Pos) /*!< 0x00000400 */
  9203. #define PWR_CSR2_EWUP3 PWR_CSR2_EWUP3_Msk /*!< Enable Wakeup Pin PC1 */
  9204. #define PWR_CSR2_EWUP4_Pos (11U)
  9205. #define PWR_CSR2_EWUP4_Msk (0x1U << PWR_CSR2_EWUP4_Pos) /*!< 0x00000800 */
  9206. #define PWR_CSR2_EWUP4 PWR_CSR2_EWUP4_Msk /*!< Enable Wakeup Pin PC13 */
  9207. #define PWR_CSR2_EWUP5_Pos (12U)
  9208. #define PWR_CSR2_EWUP5_Msk (0x1U << PWR_CSR2_EWUP5_Pos) /*!< 0x00001000 */
  9209. #define PWR_CSR2_EWUP5 PWR_CSR2_EWUP5_Msk /*!< Enable Wakeup Pin PI8 */
  9210. #define PWR_CSR2_EWUP6_Pos (13U)
  9211. #define PWR_CSR2_EWUP6_Msk (0x1U << PWR_CSR2_EWUP6_Pos) /*!< 0x00002000 */
  9212. #define PWR_CSR2_EWUP6 PWR_CSR2_EWUP6_Msk /*!< Enable Wakeup Pin PI11 */
  9213. /******************************************************************************/
  9214. /* */
  9215. /* QUADSPI */
  9216. /* */
  9217. /******************************************************************************/
  9218. /* QUADSPI IP version */
  9219. #define QSPI1_V1_0
  9220. /***************** Bit definition for QUADSPI_CR register *******************/
  9221. #define QUADSPI_CR_EN_Pos (0U)
  9222. #define QUADSPI_CR_EN_Msk (0x1U << QUADSPI_CR_EN_Pos) /*!< 0x00000001 */
  9223. #define QUADSPI_CR_EN QUADSPI_CR_EN_Msk /*!< Enable */
  9224. #define QUADSPI_CR_ABORT_Pos (1U)
  9225. #define QUADSPI_CR_ABORT_Msk (0x1U << QUADSPI_CR_ABORT_Pos) /*!< 0x00000002 */
  9226. #define QUADSPI_CR_ABORT QUADSPI_CR_ABORT_Msk /*!< Abort request */
  9227. #define QUADSPI_CR_DMAEN_Pos (2U)
  9228. #define QUADSPI_CR_DMAEN_Msk (0x1U << QUADSPI_CR_DMAEN_Pos) /*!< 0x00000004 */
  9229. #define QUADSPI_CR_DMAEN QUADSPI_CR_DMAEN_Msk /*!< DMA Enable */
  9230. #define QUADSPI_CR_TCEN_Pos (3U)
  9231. #define QUADSPI_CR_TCEN_Msk (0x1U << QUADSPI_CR_TCEN_Pos) /*!< 0x00000008 */
  9232. #define QUADSPI_CR_TCEN QUADSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */
  9233. #define QUADSPI_CR_SSHIFT_Pos (4U)
  9234. #define QUADSPI_CR_SSHIFT_Msk (0x1U << QUADSPI_CR_SSHIFT_Pos) /*!< 0x00000010 */
  9235. #define QUADSPI_CR_SSHIFT QUADSPI_CR_SSHIFT_Msk /*!< Sample Shift */
  9236. #define QUADSPI_CR_DFM_Pos (6U)
  9237. #define QUADSPI_CR_DFM_Msk (0x1U << QUADSPI_CR_DFM_Pos) /*!< 0x00000040 */
  9238. #define QUADSPI_CR_DFM QUADSPI_CR_DFM_Msk /*!< Dual Flash Mode */
  9239. #define QUADSPI_CR_FSEL_Pos (7U)
  9240. #define QUADSPI_CR_FSEL_Msk (0x1U << QUADSPI_CR_FSEL_Pos) /*!< 0x00000080 */
  9241. #define QUADSPI_CR_FSEL QUADSPI_CR_FSEL_Msk /*!< Flash Select */
  9242. #define QUADSPI_CR_FTHRES_Pos (8U)
  9243. #define QUADSPI_CR_FTHRES_Msk (0x1FU << QUADSPI_CR_FTHRES_Pos) /*!< 0x00001F00 */
  9244. #define QUADSPI_CR_FTHRES QUADSPI_CR_FTHRES_Msk /*!< FTHRES[4:0] FIFO Level */
  9245. #define QUADSPI_CR_FTHRES_0 (0x01U << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000100 */
  9246. #define QUADSPI_CR_FTHRES_1 (0x02U << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000200 */
  9247. #define QUADSPI_CR_FTHRES_2 (0x04U << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000400 */
  9248. #define QUADSPI_CR_FTHRES_3 (0x08U << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000800 */
  9249. #define QUADSPI_CR_FTHRES_4 (0x10U << QUADSPI_CR_FTHRES_Pos) /*!< 0x00001000 */
  9250. #define QUADSPI_CR_TEIE_Pos (16U)
  9251. #define QUADSPI_CR_TEIE_Msk (0x1U << QUADSPI_CR_TEIE_Pos) /*!< 0x00010000 */
  9252. #define QUADSPI_CR_TEIE QUADSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
  9253. #define QUADSPI_CR_TCIE_Pos (17U)
  9254. #define QUADSPI_CR_TCIE_Msk (0x1U << QUADSPI_CR_TCIE_Pos) /*!< 0x00020000 */
  9255. #define QUADSPI_CR_TCIE QUADSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
  9256. #define QUADSPI_CR_FTIE_Pos (18U)
  9257. #define QUADSPI_CR_FTIE_Msk (0x1U << QUADSPI_CR_FTIE_Pos) /*!< 0x00040000 */
  9258. #define QUADSPI_CR_FTIE QUADSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */
  9259. #define QUADSPI_CR_SMIE_Pos (19U)
  9260. #define QUADSPI_CR_SMIE_Msk (0x1U << QUADSPI_CR_SMIE_Pos) /*!< 0x00080000 */
  9261. #define QUADSPI_CR_SMIE QUADSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */
  9262. #define QUADSPI_CR_TOIE_Pos (20U)
  9263. #define QUADSPI_CR_TOIE_Msk (0x1U << QUADSPI_CR_TOIE_Pos) /*!< 0x00100000 */
  9264. #define QUADSPI_CR_TOIE QUADSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */
  9265. #define QUADSPI_CR_APMS_Pos (22U)
  9266. #define QUADSPI_CR_APMS_Msk (0x1U << QUADSPI_CR_APMS_Pos) /*!< 0x00400000 */
  9267. #define QUADSPI_CR_APMS QUADSPI_CR_APMS_Msk /*!< Bit 1 */
  9268. #define QUADSPI_CR_PMM_Pos (23U)
  9269. #define QUADSPI_CR_PMM_Msk (0x1U << QUADSPI_CR_PMM_Pos) /*!< 0x00800000 */
  9270. #define QUADSPI_CR_PMM QUADSPI_CR_PMM_Msk /*!< Polling Match Mode */
  9271. #define QUADSPI_CR_PRESCALER_Pos (24U)
  9272. #define QUADSPI_CR_PRESCALER_Msk (0xFFU << QUADSPI_CR_PRESCALER_Pos) /*!< 0xFF000000 */
  9273. #define QUADSPI_CR_PRESCALER QUADSPI_CR_PRESCALER_Msk /*!< PRESCALER[7:0] Clock prescaler */
  9274. #define QUADSPI_CR_PRESCALER_0 (0x01U << QUADSPI_CR_PRESCALER_Pos) /*!< 0x01000000 */
  9275. #define QUADSPI_CR_PRESCALER_1 (0x02U << QUADSPI_CR_PRESCALER_Pos) /*!< 0x02000000 */
  9276. #define QUADSPI_CR_PRESCALER_2 (0x04U << QUADSPI_CR_PRESCALER_Pos) /*!< 0x04000000 */
  9277. #define QUADSPI_CR_PRESCALER_3 (0x08U << QUADSPI_CR_PRESCALER_Pos) /*!< 0x08000000 */
  9278. #define QUADSPI_CR_PRESCALER_4 (0x10U << QUADSPI_CR_PRESCALER_Pos) /*!< 0x10000000 */
  9279. #define QUADSPI_CR_PRESCALER_5 (0x20U << QUADSPI_CR_PRESCALER_Pos) /*!< 0x20000000 */
  9280. #define QUADSPI_CR_PRESCALER_6 (0x40U << QUADSPI_CR_PRESCALER_Pos) /*!< 0x40000000 */
  9281. #define QUADSPI_CR_PRESCALER_7 (0x80U << QUADSPI_CR_PRESCALER_Pos) /*!< 0x80000000 */
  9282. /***************** Bit definition for QUADSPI_DCR register ******************/
  9283. #define QUADSPI_DCR_CKMODE_Pos (0U)
  9284. #define QUADSPI_DCR_CKMODE_Msk (0x1U << QUADSPI_DCR_CKMODE_Pos) /*!< 0x00000001 */
  9285. #define QUADSPI_DCR_CKMODE QUADSPI_DCR_CKMODE_Msk /*!< Mode 0 / Mode 3 */
  9286. #define QUADSPI_DCR_CSHT_Pos (8U)
  9287. #define QUADSPI_DCR_CSHT_Msk (0x7U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000700 */
  9288. #define QUADSPI_DCR_CSHT QUADSPI_DCR_CSHT_Msk /*!< CSHT[2:0]: ChipSelect High Time */
  9289. #define QUADSPI_DCR_CSHT_0 (0x1U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000100 */
  9290. #define QUADSPI_DCR_CSHT_1 (0x2U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000200 */
  9291. #define QUADSPI_DCR_CSHT_2 (0x4U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000400 */
  9292. #define QUADSPI_DCR_FSIZE_Pos (16U)
  9293. #define QUADSPI_DCR_FSIZE_Msk (0x1FU << QUADSPI_DCR_FSIZE_Pos) /*!< 0x001F0000 */
  9294. #define QUADSPI_DCR_FSIZE QUADSPI_DCR_FSIZE_Msk /*!< FSIZE[4:0]: Flash Size */
  9295. #define QUADSPI_DCR_FSIZE_0 (0x01U << QUADSPI_DCR_FSIZE_Pos) /*!< 0x00010000 */
  9296. #define QUADSPI_DCR_FSIZE_1 (0x02U << QUADSPI_DCR_FSIZE_Pos) /*!< 0x00020000 */
  9297. #define QUADSPI_DCR_FSIZE_2 (0x04U << QUADSPI_DCR_FSIZE_Pos) /*!< 0x00040000 */
  9298. #define QUADSPI_DCR_FSIZE_3 (0x08U << QUADSPI_DCR_FSIZE_Pos) /*!< 0x00080000 */
  9299. #define QUADSPI_DCR_FSIZE_4 (0x10U << QUADSPI_DCR_FSIZE_Pos) /*!< 0x00100000 */
  9300. /****************** Bit definition for QUADSPI_SR register *******************/
  9301. #define QUADSPI_SR_TEF_Pos (0U)
  9302. #define QUADSPI_SR_TEF_Msk (0x1U << QUADSPI_SR_TEF_Pos) /*!< 0x00000001 */
  9303. #define QUADSPI_SR_TEF QUADSPI_SR_TEF_Msk /*!< Transfer Error Flag */
  9304. #define QUADSPI_SR_TCF_Pos (1U)
  9305. #define QUADSPI_SR_TCF_Msk (0x1U << QUADSPI_SR_TCF_Pos) /*!< 0x00000002 */
  9306. #define QUADSPI_SR_TCF QUADSPI_SR_TCF_Msk /*!< Transfer Complete Flag */
  9307. #define QUADSPI_SR_FTF_Pos (2U)
  9308. #define QUADSPI_SR_FTF_Msk (0x1U << QUADSPI_SR_FTF_Pos) /*!< 0x00000004 */
  9309. #define QUADSPI_SR_FTF QUADSPI_SR_FTF_Msk /*!< FIFO Threshlod Flag */
  9310. #define QUADSPI_SR_SMF_Pos (3U)
  9311. #define QUADSPI_SR_SMF_Msk (0x1U << QUADSPI_SR_SMF_Pos) /*!< 0x00000008 */
  9312. #define QUADSPI_SR_SMF QUADSPI_SR_SMF_Msk /*!< Status Match Flag */
  9313. #define QUADSPI_SR_TOF_Pos (4U)
  9314. #define QUADSPI_SR_TOF_Msk (0x1U << QUADSPI_SR_TOF_Pos) /*!< 0x00000010 */
  9315. #define QUADSPI_SR_TOF QUADSPI_SR_TOF_Msk /*!< Timeout Flag */
  9316. #define QUADSPI_SR_BUSY_Pos (5U)
  9317. #define QUADSPI_SR_BUSY_Msk (0x1U << QUADSPI_SR_BUSY_Pos) /*!< 0x00000020 */
  9318. #define QUADSPI_SR_BUSY QUADSPI_SR_BUSY_Msk /*!< Busy */
  9319. #define QUADSPI_SR_FLEVEL_Pos (8U)
  9320. #define QUADSPI_SR_FLEVEL_Msk (0x1FU << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00001F00 */
  9321. #define QUADSPI_SR_FLEVEL QUADSPI_SR_FLEVEL_Msk /*!< FIFO Threshlod Flag */
  9322. #define QUADSPI_SR_FLEVEL_0 (0x01U << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00000100 */
  9323. #define QUADSPI_SR_FLEVEL_1 (0x02U << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00000200 */
  9324. #define QUADSPI_SR_FLEVEL_2 (0x04U << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00000400 */
  9325. #define QUADSPI_SR_FLEVEL_3 (0x08U << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00000800 */
  9326. #define QUADSPI_SR_FLEVEL_4 (0x10U << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00001000 */
  9327. /****************** Bit definition for QUADSPI_FCR register ******************/
  9328. #define QUADSPI_FCR_CTEF_Pos (0U)
  9329. #define QUADSPI_FCR_CTEF_Msk (0x1U << QUADSPI_FCR_CTEF_Pos) /*!< 0x00000001 */
  9330. #define QUADSPI_FCR_CTEF QUADSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */
  9331. #define QUADSPI_FCR_CTCF_Pos (1U)
  9332. #define QUADSPI_FCR_CTCF_Msk (0x1U << QUADSPI_FCR_CTCF_Pos) /*!< 0x00000002 */
  9333. #define QUADSPI_FCR_CTCF QUADSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */
  9334. #define QUADSPI_FCR_CSMF_Pos (3U)
  9335. #define QUADSPI_FCR_CSMF_Msk (0x1U << QUADSPI_FCR_CSMF_Pos) /*!< 0x00000008 */
  9336. #define QUADSPI_FCR_CSMF QUADSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */
  9337. #define QUADSPI_FCR_CTOF_Pos (4U)
  9338. #define QUADSPI_FCR_CTOF_Msk (0x1U << QUADSPI_FCR_CTOF_Pos) /*!< 0x00000010 */
  9339. #define QUADSPI_FCR_CTOF QUADSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */
  9340. /****************** Bit definition for QUADSPI_DLR register ******************/
  9341. #define QUADSPI_DLR_DL_Pos (0U)
  9342. #define QUADSPI_DLR_DL_Msk (0xFFFFFFFFU << QUADSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */
  9343. #define QUADSPI_DLR_DL QUADSPI_DLR_DL_Msk /*!< DL[31:0]: Data Length */
  9344. /****************** Bit definition for QUADSPI_CCR register ******************/
  9345. #define QUADSPI_CCR_INSTRUCTION_Pos (0U)
  9346. #define QUADSPI_CCR_INSTRUCTION_Msk (0xFFU << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */
  9347. #define QUADSPI_CCR_INSTRUCTION QUADSPI_CCR_INSTRUCTION_Msk /*!< INSTRUCTION[7:0]: Instruction */
  9348. #define QUADSPI_CCR_INSTRUCTION_0 (0x01U << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000001 */
  9349. #define QUADSPI_CCR_INSTRUCTION_1 (0x02U << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000002 */
  9350. #define QUADSPI_CCR_INSTRUCTION_2 (0x04U << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000004 */
  9351. #define QUADSPI_CCR_INSTRUCTION_3 (0x08U << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000008 */
  9352. #define QUADSPI_CCR_INSTRUCTION_4 (0x10U << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000010 */
  9353. #define QUADSPI_CCR_INSTRUCTION_5 (0x20U << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000020 */
  9354. #define QUADSPI_CCR_INSTRUCTION_6 (0x40U << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000040 */
  9355. #define QUADSPI_CCR_INSTRUCTION_7 (0x80U << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x00000080 */
  9356. #define QUADSPI_CCR_IMODE_Pos (8U)
  9357. #define QUADSPI_CCR_IMODE_Msk (0x3U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000300 */
  9358. #define QUADSPI_CCR_IMODE QUADSPI_CCR_IMODE_Msk /*!< IMODE[1:0]: Instruction Mode */
  9359. #define QUADSPI_CCR_IMODE_0 (0x1U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000100 */
  9360. #define QUADSPI_CCR_IMODE_1 (0x2U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000200 */
  9361. #define QUADSPI_CCR_ADMODE_Pos (10U)
  9362. #define QUADSPI_CCR_ADMODE_Msk (0x3U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000C00 */
  9363. #define QUADSPI_CCR_ADMODE QUADSPI_CCR_ADMODE_Msk /*!< ADMODE[1:0]: Address Mode */
  9364. #define QUADSPI_CCR_ADMODE_0 (0x1U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */
  9365. #define QUADSPI_CCR_ADMODE_1 (0x2U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000800 */
  9366. #define QUADSPI_CCR_ADSIZE_Pos (12U)
  9367. #define QUADSPI_CCR_ADSIZE_Msk (0x3U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */
  9368. #define QUADSPI_CCR_ADSIZE QUADSPI_CCR_ADSIZE_Msk /*!< ADSIZE[1:0]: Address Size */
  9369. #define QUADSPI_CCR_ADSIZE_0 (0x1U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */
  9370. #define QUADSPI_CCR_ADSIZE_1 (0x2U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */
  9371. #define QUADSPI_CCR_ABMODE_Pos (14U)
  9372. #define QUADSPI_CCR_ABMODE_Msk (0x3U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x0000C000 */
  9373. #define QUADSPI_CCR_ABMODE QUADSPI_CCR_ABMODE_Msk /*!< ABMODE[1:0]: Alternate Bytes Mode */
  9374. #define QUADSPI_CCR_ABMODE_0 (0x1U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00004000 */
  9375. #define QUADSPI_CCR_ABMODE_1 (0x2U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00008000 */
  9376. #define QUADSPI_CCR_ABSIZE_Pos (16U)
  9377. #define QUADSPI_CCR_ABSIZE_Msk (0x3U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00030000 */
  9378. #define QUADSPI_CCR_ABSIZE QUADSPI_CCR_ABSIZE_Msk /*!< ABSIZE[1:0]: Instruction Mode */
  9379. #define QUADSPI_CCR_ABSIZE_0 (0x1U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00010000 */
  9380. #define QUADSPI_CCR_ABSIZE_1 (0x2U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00020000 */
  9381. #define QUADSPI_CCR_DCYC_Pos (18U)
  9382. #define QUADSPI_CCR_DCYC_Msk (0x1FU << QUADSPI_CCR_DCYC_Pos) /*!< 0x007C0000 */
  9383. #define QUADSPI_CCR_DCYC QUADSPI_CCR_DCYC_Msk /*!< DCYC[4:0]: Dummy Cycles */
  9384. #define QUADSPI_CCR_DCYC_0 (0x01U << QUADSPI_CCR_DCYC_Pos) /*!< 0x00040000 */
  9385. #define QUADSPI_CCR_DCYC_1 (0x02U << QUADSPI_CCR_DCYC_Pos) /*!< 0x00080000 */
  9386. #define QUADSPI_CCR_DCYC_2 (0x04U << QUADSPI_CCR_DCYC_Pos) /*!< 0x00100000 */
  9387. #define QUADSPI_CCR_DCYC_3 (0x08U << QUADSPI_CCR_DCYC_Pos) /*!< 0x00200000 */
  9388. #define QUADSPI_CCR_DCYC_4 (0x10U << QUADSPI_CCR_DCYC_Pos) /*!< 0x00400000 */
  9389. #define QUADSPI_CCR_DMODE_Pos (24U)
  9390. #define QUADSPI_CCR_DMODE_Msk (0x3U << QUADSPI_CCR_DMODE_Pos) /*!< 0x03000000 */
  9391. #define QUADSPI_CCR_DMODE QUADSPI_CCR_DMODE_Msk /*!< DMODE[1:0]: Data Mode */
  9392. #define QUADSPI_CCR_DMODE_0 (0x1U << QUADSPI_CCR_DMODE_Pos) /*!< 0x01000000 */
  9393. #define QUADSPI_CCR_DMODE_1 (0x2U << QUADSPI_CCR_DMODE_Pos) /*!< 0x02000000 */
  9394. #define QUADSPI_CCR_FMODE_Pos (26U)
  9395. #define QUADSPI_CCR_FMODE_Msk (0x3U << QUADSPI_CCR_FMODE_Pos) /*!< 0x0C000000 */
  9396. #define QUADSPI_CCR_FMODE QUADSPI_CCR_FMODE_Msk /*!< FMODE[1:0]: Functional Mode */
  9397. #define QUADSPI_CCR_FMODE_0 (0x1U << QUADSPI_CCR_FMODE_Pos) /*!< 0x04000000 */
  9398. #define QUADSPI_CCR_FMODE_1 (0x2U << QUADSPI_CCR_FMODE_Pos) /*!< 0x08000000 */
  9399. #define QUADSPI_CCR_SIOO_Pos (28U)
  9400. #define QUADSPI_CCR_SIOO_Msk (0x1U << QUADSPI_CCR_SIOO_Pos) /*!< 0x10000000 */
  9401. #define QUADSPI_CCR_SIOO QUADSPI_CCR_SIOO_Msk /*!< SIOO: Send Instruction Only Once Mode */
  9402. #define QUADSPI_CCR_DHHC_Pos (30U)
  9403. #define QUADSPI_CCR_DHHC_Msk (0x1U << QUADSPI_CCR_DHHC_Pos) /*!< 0x40000000 */
  9404. #define QUADSPI_CCR_DHHC QUADSPI_CCR_DHHC_Msk /*!< DHHC: Delay Half Hclk Cycle */
  9405. #define QUADSPI_CCR_DDRM_Pos (31U)
  9406. #define QUADSPI_CCR_DDRM_Msk (0x1U << QUADSPI_CCR_DDRM_Pos) /*!< 0x80000000 */
  9407. #define QUADSPI_CCR_DDRM QUADSPI_CCR_DDRM_Msk /*!< DDRM: Double Data Rate Mode */
  9408. /****************** Bit definition for QUADSPI_AR register *******************/
  9409. #define QUADSPI_AR_ADDRESS_Pos (0U)
  9410. #define QUADSPI_AR_ADDRESS_Msk (0xFFFFFFFFU << QUADSPI_AR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
  9411. #define QUADSPI_AR_ADDRESS QUADSPI_AR_ADDRESS_Msk /*!< ADDRESS[31:0]: Address */
  9412. /****************** Bit definition for QUADSPI_ABR register ******************/
  9413. #define QUADSPI_ABR_ALTERNATE_Pos (0U)
  9414. #define QUADSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFU << QUADSPI_ABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
  9415. #define QUADSPI_ABR_ALTERNATE QUADSPI_ABR_ALTERNATE_Msk /*!< ALTERNATE[31:0]: Alternate Bytes */
  9416. /****************** Bit definition for QUADSPI_DR register *******************/
  9417. #define QUADSPI_DR_DATA_Pos (0U)
  9418. #define QUADSPI_DR_DATA_Msk (0xFFFFFFFFU << QUADSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */
  9419. #define QUADSPI_DR_DATA QUADSPI_DR_DATA_Msk /*!< DATA[31:0]: Data */
  9420. /****************** Bit definition for QUADSPI_PSMKR register ****************/
  9421. #define QUADSPI_PSMKR_MASK_Pos (0U)
  9422. #define QUADSPI_PSMKR_MASK_Msk (0xFFFFFFFFU << QUADSPI_PSMKR_MASK_Pos) /*!< 0xFFFFFFFF */
  9423. #define QUADSPI_PSMKR_MASK QUADSPI_PSMKR_MASK_Msk /*!< MASK[31:0]: Status Mask */
  9424. /****************** Bit definition for QUADSPI_PSMAR register ****************/
  9425. #define QUADSPI_PSMAR_MATCH_Pos (0U)
  9426. #define QUADSPI_PSMAR_MATCH_Msk (0xFFFFFFFFU << QUADSPI_PSMAR_MATCH_Pos) /*!< 0xFFFFFFFF */
  9427. #define QUADSPI_PSMAR_MATCH QUADSPI_PSMAR_MATCH_Msk /*!< MATCH[31:0]: Status Match */
  9428. /****************** Bit definition for QUADSPI_PIR register *****************/
  9429. #define QUADSPI_PIR_INTERVAL_Pos (0U)
  9430. #define QUADSPI_PIR_INTERVAL_Msk (0xFFFFU << QUADSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */
  9431. #define QUADSPI_PIR_INTERVAL QUADSPI_PIR_INTERVAL_Msk /*!< INTERVAL[15:0]: Polling Interval */
  9432. /****************** Bit definition for QUADSPI_LPTR register *****************/
  9433. #define QUADSPI_LPTR_TIMEOUT_Pos (0U)
  9434. #define QUADSPI_LPTR_TIMEOUT_Msk (0xFFFFU << QUADSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */
  9435. #define QUADSPI_LPTR_TIMEOUT QUADSPI_LPTR_TIMEOUT_Msk /*!< TIMEOUT[15:0]: Timeout period */
  9436. /******************************************************************************/
  9437. /* */
  9438. /* Reset and Clock Control */
  9439. /* */
  9440. /******************************************************************************/
  9441. /******************** Bit definition for RCC_CR register ********************/
  9442. #define RCC_CR_HSION_Pos (0U)
  9443. #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  9444. #define RCC_CR_HSION RCC_CR_HSION_Msk
  9445. #define RCC_CR_HSIRDY_Pos (1U)
  9446. #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */
  9447. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk
  9448. #define RCC_CR_HSITRIM_Pos (3U)
  9449. #define RCC_CR_HSITRIM_Msk (0x1FU << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */
  9450. #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk
  9451. #define RCC_CR_HSITRIM_0 (0x01U << RCC_CR_HSITRIM_Pos) /*!< 0x00000008 */
  9452. #define RCC_CR_HSITRIM_1 (0x02U << RCC_CR_HSITRIM_Pos) /*!< 0x00000010 */
  9453. #define RCC_CR_HSITRIM_2 (0x04U << RCC_CR_HSITRIM_Pos) /*!< 0x00000020 */
  9454. #define RCC_CR_HSITRIM_3 (0x08U << RCC_CR_HSITRIM_Pos) /*!< 0x00000040 */
  9455. #define RCC_CR_HSITRIM_4 (0x10U << RCC_CR_HSITRIM_Pos) /*!< 0x00000080 */
  9456. #define RCC_CR_HSICAL_Pos (8U)
  9457. #define RCC_CR_HSICAL_Msk (0xFFU << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */
  9458. #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk
  9459. #define RCC_CR_HSICAL_0 (0x01U << RCC_CR_HSICAL_Pos) /*!< 0x00000100 */
  9460. #define RCC_CR_HSICAL_1 (0x02U << RCC_CR_HSICAL_Pos) /*!< 0x00000200 */
  9461. #define RCC_CR_HSICAL_2 (0x04U << RCC_CR_HSICAL_Pos) /*!< 0x00000400 */
  9462. #define RCC_CR_HSICAL_3 (0x08U << RCC_CR_HSICAL_Pos) /*!< 0x00000800 */
  9463. #define RCC_CR_HSICAL_4 (0x10U << RCC_CR_HSICAL_Pos) /*!< 0x00001000 */
  9464. #define RCC_CR_HSICAL_5 (0x20U << RCC_CR_HSICAL_Pos) /*!< 0x00002000 */
  9465. #define RCC_CR_HSICAL_6 (0x40U << RCC_CR_HSICAL_Pos) /*!< 0x00004000 */
  9466. #define RCC_CR_HSICAL_7 (0x80U << RCC_CR_HSICAL_Pos) /*!< 0x00008000 */
  9467. #define RCC_CR_HSEON_Pos (16U)
  9468. #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  9469. #define RCC_CR_HSEON RCC_CR_HSEON_Msk
  9470. #define RCC_CR_HSERDY_Pos (17U)
  9471. #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  9472. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk
  9473. #define RCC_CR_HSEBYP_Pos (18U)
  9474. #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  9475. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk
  9476. #define RCC_CR_CSSON_Pos (19U)
  9477. #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  9478. #define RCC_CR_CSSON RCC_CR_CSSON_Msk
  9479. #define RCC_CR_PLLON_Pos (24U)
  9480. #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  9481. #define RCC_CR_PLLON RCC_CR_PLLON_Msk
  9482. #define RCC_CR_PLLRDY_Pos (25U)
  9483. #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  9484. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk
  9485. #define RCC_CR_PLLI2SON_Pos (26U)
  9486. #define RCC_CR_PLLI2SON_Msk (0x1U << RCC_CR_PLLI2SON_Pos) /*!< 0x04000000 */
  9487. #define RCC_CR_PLLI2SON RCC_CR_PLLI2SON_Msk
  9488. #define RCC_CR_PLLI2SRDY_Pos (27U)
  9489. #define RCC_CR_PLLI2SRDY_Msk (0x1U << RCC_CR_PLLI2SRDY_Pos) /*!< 0x08000000 */
  9490. #define RCC_CR_PLLI2SRDY RCC_CR_PLLI2SRDY_Msk
  9491. #define RCC_CR_PLLSAION_Pos (28U)
  9492. #define RCC_CR_PLLSAION_Msk (0x1U << RCC_CR_PLLSAION_Pos) /*!< 0x10000000 */
  9493. #define RCC_CR_PLLSAION RCC_CR_PLLSAION_Msk
  9494. #define RCC_CR_PLLSAIRDY_Pos (29U)
  9495. #define RCC_CR_PLLSAIRDY_Msk (0x1U << RCC_CR_PLLSAIRDY_Pos) /*!< 0x20000000 */
  9496. #define RCC_CR_PLLSAIRDY RCC_CR_PLLSAIRDY_Msk
  9497. /******************** Bit definition for RCC_PLLCFGR register ***************/
  9498. #define RCC_PLLCFGR_PLLM_Pos (0U)
  9499. #define RCC_PLLCFGR_PLLM_Msk (0x3FU << RCC_PLLCFGR_PLLM_Pos) /*!< 0x0000003F */
  9500. #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
  9501. #define RCC_PLLCFGR_PLLM_0 (0x01U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000001 */
  9502. #define RCC_PLLCFGR_PLLM_1 (0x02U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000002 */
  9503. #define RCC_PLLCFGR_PLLM_2 (0x04U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000004 */
  9504. #define RCC_PLLCFGR_PLLM_3 (0x08U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000008 */
  9505. #define RCC_PLLCFGR_PLLM_4 (0x10U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */
  9506. #define RCC_PLLCFGR_PLLM_5 (0x20U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */
  9507. #define RCC_PLLCFGR_PLLN_Pos (6U)
  9508. #define RCC_PLLCFGR_PLLN_Msk (0x1FFU << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007FC0 */
  9509. #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
  9510. #define RCC_PLLCFGR_PLLN_0 (0x001U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000040 */
  9511. #define RCC_PLLCFGR_PLLN_1 (0x002U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000080 */
  9512. #define RCC_PLLCFGR_PLLN_2 (0x004U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */
  9513. #define RCC_PLLCFGR_PLLN_3 (0x008U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */
  9514. #define RCC_PLLCFGR_PLLN_4 (0x010U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */
  9515. #define RCC_PLLCFGR_PLLN_5 (0x020U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */
  9516. #define RCC_PLLCFGR_PLLN_6 (0x040U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */
  9517. #define RCC_PLLCFGR_PLLN_7 (0x080U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */
  9518. #define RCC_PLLCFGR_PLLN_8 (0x100U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */
  9519. #define RCC_PLLCFGR_PLLP_Pos (16U)
  9520. #define RCC_PLLCFGR_PLLP_Msk (0x3U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00030000 */
  9521. #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk
  9522. #define RCC_PLLCFGR_PLLP_0 (0x1U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00010000 */
  9523. #define RCC_PLLCFGR_PLLP_1 (0x2U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */
  9524. #define RCC_PLLCFGR_PLLSRC_Pos (22U)
  9525. #define RCC_PLLCFGR_PLLSRC_Msk (0x1U << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00400000 */
  9526. #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
  9527. #define RCC_PLLCFGR_PLLSRC_HSE_Pos (22U)
  9528. #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x1U << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00400000 */
  9529. #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk
  9530. #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U
  9531. #define RCC_PLLCFGR_PLLQ_Pos (24U)
  9532. #define RCC_PLLCFGR_PLLQ_Msk (0xFU << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x0F000000 */
  9533. #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk
  9534. #define RCC_PLLCFGR_PLLQ_0 (0x1U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x01000000 */
  9535. #define RCC_PLLCFGR_PLLQ_1 (0x2U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x02000000 */
  9536. #define RCC_PLLCFGR_PLLQ_2 (0x4U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x04000000 */
  9537. #define RCC_PLLCFGR_PLLQ_3 (0x8U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x08000000 */
  9538. /******************** Bit definition for RCC_CFGR register ******************/
  9539. /*!< SW configuration */
  9540. #define RCC_CFGR_SW_Pos (0U)
  9541. #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  9542. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  9543. #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  9544. #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  9545. #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */
  9546. #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */
  9547. #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */
  9548. /*!< SWS configuration */
  9549. #define RCC_CFGR_SWS_Pos (2U)
  9550. #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  9551. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  9552. #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  9553. #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  9554. #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */
  9555. #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */
  9556. #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */
  9557. /*!< HPRE configuration */
  9558. #define RCC_CFGR_HPRE_Pos (4U)
  9559. #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  9560. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  9561. #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  9562. #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  9563. #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  9564. #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  9565. #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */
  9566. #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */
  9567. #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */
  9568. #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */
  9569. #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */
  9570. #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */
  9571. #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */
  9572. #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */
  9573. #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */
  9574. /*!< PPRE1 configuration */
  9575. #define RCC_CFGR_PPRE1_Pos (10U)
  9576. #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00001C00 */
  9577. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
  9578. #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  9579. #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000800 */
  9580. #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00001000 */
  9581. #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */
  9582. #define RCC_CFGR_PPRE1_DIV2 0x00001000U /*!< HCLK divided by 2 */
  9583. #define RCC_CFGR_PPRE1_DIV4 0x00001400U /*!< HCLK divided by 4 */
  9584. #define RCC_CFGR_PPRE1_DIV8 0x00001800U /*!< HCLK divided by 8 */
  9585. #define RCC_CFGR_PPRE1_DIV16 0x00001C00U /*!< HCLK divided by 16 */
  9586. /*!< PPRE2 configuration */
  9587. #define RCC_CFGR_PPRE2_Pos (13U)
  9588. #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x0000E000 */
  9589. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  9590. #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  9591. #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00004000 */
  9592. #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00008000 */
  9593. #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */
  9594. #define RCC_CFGR_PPRE2_DIV2 0x00008000U /*!< HCLK divided by 2 */
  9595. #define RCC_CFGR_PPRE2_DIV4 0x0000A000U /*!< HCLK divided by 4 */
  9596. #define RCC_CFGR_PPRE2_DIV8 0x0000C000U /*!< HCLK divided by 8 */
  9597. #define RCC_CFGR_PPRE2_DIV16 0x0000E000U /*!< HCLK divided by 16 */
  9598. /*!< RTCPRE configuration */
  9599. #define RCC_CFGR_RTCPRE_Pos (16U)
  9600. #define RCC_CFGR_RTCPRE_Msk (0x1FU << RCC_CFGR_RTCPRE_Pos) /*!< 0x001F0000 */
  9601. #define RCC_CFGR_RTCPRE RCC_CFGR_RTCPRE_Msk
  9602. #define RCC_CFGR_RTCPRE_0 (0x01U << RCC_CFGR_RTCPRE_Pos) /*!< 0x00010000 */
  9603. #define RCC_CFGR_RTCPRE_1 (0x02U << RCC_CFGR_RTCPRE_Pos) /*!< 0x00020000 */
  9604. #define RCC_CFGR_RTCPRE_2 (0x04U << RCC_CFGR_RTCPRE_Pos) /*!< 0x00040000 */
  9605. #define RCC_CFGR_RTCPRE_3 (0x08U << RCC_CFGR_RTCPRE_Pos) /*!< 0x00080000 */
  9606. #define RCC_CFGR_RTCPRE_4 (0x10U << RCC_CFGR_RTCPRE_Pos) /*!< 0x00100000 */
  9607. /*!< MCO1 configuration */
  9608. #define RCC_CFGR_MCO1_Pos (21U)
  9609. #define RCC_CFGR_MCO1_Msk (0x3U << RCC_CFGR_MCO1_Pos) /*!< 0x00600000 */
  9610. #define RCC_CFGR_MCO1 RCC_CFGR_MCO1_Msk
  9611. #define RCC_CFGR_MCO1_0 (0x1U << RCC_CFGR_MCO1_Pos) /*!< 0x00200000 */
  9612. #define RCC_CFGR_MCO1_1 (0x2U << RCC_CFGR_MCO1_Pos) /*!< 0x00400000 */
  9613. #define RCC_CFGR_I2SSRC_Pos (23U)
  9614. #define RCC_CFGR_I2SSRC_Msk (0x1U << RCC_CFGR_I2SSRC_Pos) /*!< 0x00800000 */
  9615. #define RCC_CFGR_I2SSRC RCC_CFGR_I2SSRC_Msk
  9616. #define RCC_CFGR_MCO1PRE_Pos (24U)
  9617. #define RCC_CFGR_MCO1PRE_Msk (0x7U << RCC_CFGR_MCO1PRE_Pos) /*!< 0x07000000 */
  9618. #define RCC_CFGR_MCO1PRE RCC_CFGR_MCO1PRE_Msk
  9619. #define RCC_CFGR_MCO1PRE_0 (0x1U << RCC_CFGR_MCO1PRE_Pos) /*!< 0x01000000 */
  9620. #define RCC_CFGR_MCO1PRE_1 (0x2U << RCC_CFGR_MCO1PRE_Pos) /*!< 0x02000000 */
  9621. #define RCC_CFGR_MCO1PRE_2 (0x4U << RCC_CFGR_MCO1PRE_Pos) /*!< 0x04000000 */
  9622. #define RCC_CFGR_MCO2PRE_Pos (27U)
  9623. #define RCC_CFGR_MCO2PRE_Msk (0x7U << RCC_CFGR_MCO2PRE_Pos) /*!< 0x38000000 */
  9624. #define RCC_CFGR_MCO2PRE RCC_CFGR_MCO2PRE_Msk
  9625. #define RCC_CFGR_MCO2PRE_0 (0x1U << RCC_CFGR_MCO2PRE_Pos) /*!< 0x08000000 */
  9626. #define RCC_CFGR_MCO2PRE_1 (0x2U << RCC_CFGR_MCO2PRE_Pos) /*!< 0x10000000 */
  9627. #define RCC_CFGR_MCO2PRE_2 (0x4U << RCC_CFGR_MCO2PRE_Pos) /*!< 0x20000000 */
  9628. #define RCC_CFGR_MCO2_Pos (30U)
  9629. #define RCC_CFGR_MCO2_Msk (0x3U << RCC_CFGR_MCO2_Pos) /*!< 0xC0000000 */
  9630. #define RCC_CFGR_MCO2 RCC_CFGR_MCO2_Msk
  9631. #define RCC_CFGR_MCO2_0 (0x1U << RCC_CFGR_MCO2_Pos) /*!< 0x40000000 */
  9632. #define RCC_CFGR_MCO2_1 (0x2U << RCC_CFGR_MCO2_Pos) /*!< 0x80000000 */
  9633. /******************** Bit definition for RCC_CIR register *******************/
  9634. #define RCC_CIR_LSIRDYF_Pos (0U)
  9635. #define RCC_CIR_LSIRDYF_Msk (0x1U << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */
  9636. #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk
  9637. #define RCC_CIR_LSERDYF_Pos (1U)
  9638. #define RCC_CIR_LSERDYF_Msk (0x1U << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */
  9639. #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk
  9640. #define RCC_CIR_HSIRDYF_Pos (2U)
  9641. #define RCC_CIR_HSIRDYF_Msk (0x1U << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */
  9642. #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk
  9643. #define RCC_CIR_HSERDYF_Pos (3U)
  9644. #define RCC_CIR_HSERDYF_Msk (0x1U << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */
  9645. #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk
  9646. #define RCC_CIR_PLLRDYF_Pos (4U)
  9647. #define RCC_CIR_PLLRDYF_Msk (0x1U << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */
  9648. #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk
  9649. #define RCC_CIR_PLLI2SRDYF_Pos (5U)
  9650. #define RCC_CIR_PLLI2SRDYF_Msk (0x1U << RCC_CIR_PLLI2SRDYF_Pos) /*!< 0x00000020 */
  9651. #define RCC_CIR_PLLI2SRDYF RCC_CIR_PLLI2SRDYF_Msk
  9652. #define RCC_CIR_PLLSAIRDYF_Pos (6U)
  9653. #define RCC_CIR_PLLSAIRDYF_Msk (0x1U << RCC_CIR_PLLSAIRDYF_Pos) /*!< 0x00000040 */
  9654. #define RCC_CIR_PLLSAIRDYF RCC_CIR_PLLSAIRDYF_Msk
  9655. #define RCC_CIR_CSSF_Pos (7U)
  9656. #define RCC_CIR_CSSF_Msk (0x1U << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */
  9657. #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk
  9658. #define RCC_CIR_LSIRDYIE_Pos (8U)
  9659. #define RCC_CIR_LSIRDYIE_Msk (0x1U << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */
  9660. #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk
  9661. #define RCC_CIR_LSERDYIE_Pos (9U)
  9662. #define RCC_CIR_LSERDYIE_Msk (0x1U << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */
  9663. #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk
  9664. #define RCC_CIR_HSIRDYIE_Pos (10U)
  9665. #define RCC_CIR_HSIRDYIE_Msk (0x1U << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */
  9666. #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk
  9667. #define RCC_CIR_HSERDYIE_Pos (11U)
  9668. #define RCC_CIR_HSERDYIE_Msk (0x1U << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */
  9669. #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk
  9670. #define RCC_CIR_PLLRDYIE_Pos (12U)
  9671. #define RCC_CIR_PLLRDYIE_Msk (0x1U << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */
  9672. #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk
  9673. #define RCC_CIR_PLLI2SRDYIE_Pos (13U)
  9674. #define RCC_CIR_PLLI2SRDYIE_Msk (0x1U << RCC_CIR_PLLI2SRDYIE_Pos) /*!< 0x00002000 */
  9675. #define RCC_CIR_PLLI2SRDYIE RCC_CIR_PLLI2SRDYIE_Msk
  9676. #define RCC_CIR_PLLSAIRDYIE_Pos (14U)
  9677. #define RCC_CIR_PLLSAIRDYIE_Msk (0x1U << RCC_CIR_PLLSAIRDYIE_Pos) /*!< 0x00004000 */
  9678. #define RCC_CIR_PLLSAIRDYIE RCC_CIR_PLLSAIRDYIE_Msk
  9679. #define RCC_CIR_LSIRDYC_Pos (16U)
  9680. #define RCC_CIR_LSIRDYC_Msk (0x1U << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */
  9681. #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk
  9682. #define RCC_CIR_LSERDYC_Pos (17U)
  9683. #define RCC_CIR_LSERDYC_Msk (0x1U << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */
  9684. #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk
  9685. #define RCC_CIR_HSIRDYC_Pos (18U)
  9686. #define RCC_CIR_HSIRDYC_Msk (0x1U << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */
  9687. #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk
  9688. #define RCC_CIR_HSERDYC_Pos (19U)
  9689. #define RCC_CIR_HSERDYC_Msk (0x1U << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */
  9690. #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk
  9691. #define RCC_CIR_PLLRDYC_Pos (20U)
  9692. #define RCC_CIR_PLLRDYC_Msk (0x1U << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */
  9693. #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk
  9694. #define RCC_CIR_PLLI2SRDYC_Pos (21U)
  9695. #define RCC_CIR_PLLI2SRDYC_Msk (0x1U << RCC_CIR_PLLI2SRDYC_Pos) /*!< 0x00200000 */
  9696. #define RCC_CIR_PLLI2SRDYC RCC_CIR_PLLI2SRDYC_Msk
  9697. #define RCC_CIR_PLLSAIRDYC_Pos (22U)
  9698. #define RCC_CIR_PLLSAIRDYC_Msk (0x1U << RCC_CIR_PLLSAIRDYC_Pos) /*!< 0x00400000 */
  9699. #define RCC_CIR_PLLSAIRDYC RCC_CIR_PLLSAIRDYC_Msk
  9700. #define RCC_CIR_CSSC_Pos (23U)
  9701. #define RCC_CIR_CSSC_Msk (0x1U << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */
  9702. #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk
  9703. /******************** Bit definition for RCC_AHB1RSTR register **************/
  9704. #define RCC_AHB1RSTR_GPIOARST_Pos (0U)
  9705. #define RCC_AHB1RSTR_GPIOARST_Msk (0x1U << RCC_AHB1RSTR_GPIOARST_Pos) /*!< 0x00000001 */
  9706. #define RCC_AHB1RSTR_GPIOARST RCC_AHB1RSTR_GPIOARST_Msk
  9707. #define RCC_AHB1RSTR_GPIOBRST_Pos (1U)
  9708. #define RCC_AHB1RSTR_GPIOBRST_Msk (0x1U << RCC_AHB1RSTR_GPIOBRST_Pos) /*!< 0x00000002 */
  9709. #define RCC_AHB1RSTR_GPIOBRST RCC_AHB1RSTR_GPIOBRST_Msk
  9710. #define RCC_AHB1RSTR_GPIOCRST_Pos (2U)
  9711. #define RCC_AHB1RSTR_GPIOCRST_Msk (0x1U << RCC_AHB1RSTR_GPIOCRST_Pos) /*!< 0x00000004 */
  9712. #define RCC_AHB1RSTR_GPIOCRST RCC_AHB1RSTR_GPIOCRST_Msk
  9713. #define RCC_AHB1RSTR_GPIODRST_Pos (3U)
  9714. #define RCC_AHB1RSTR_GPIODRST_Msk (0x1U << RCC_AHB1RSTR_GPIODRST_Pos) /*!< 0x00000008 */
  9715. #define RCC_AHB1RSTR_GPIODRST RCC_AHB1RSTR_GPIODRST_Msk
  9716. #define RCC_AHB1RSTR_GPIOERST_Pos (4U)
  9717. #define RCC_AHB1RSTR_GPIOERST_Msk (0x1U << RCC_AHB1RSTR_GPIOERST_Pos) /*!< 0x00000010 */
  9718. #define RCC_AHB1RSTR_GPIOERST RCC_AHB1RSTR_GPIOERST_Msk
  9719. #define RCC_AHB1RSTR_GPIOFRST_Pos (5U)
  9720. #define RCC_AHB1RSTR_GPIOFRST_Msk (0x1U << RCC_AHB1RSTR_GPIOFRST_Pos) /*!< 0x00000020 */
  9721. #define RCC_AHB1RSTR_GPIOFRST RCC_AHB1RSTR_GPIOFRST_Msk
  9722. #define RCC_AHB1RSTR_GPIOGRST_Pos (6U)
  9723. #define RCC_AHB1RSTR_GPIOGRST_Msk (0x1U << RCC_AHB1RSTR_GPIOGRST_Pos) /*!< 0x00000040 */
  9724. #define RCC_AHB1RSTR_GPIOGRST RCC_AHB1RSTR_GPIOGRST_Msk
  9725. #define RCC_AHB1RSTR_GPIOHRST_Pos (7U)
  9726. #define RCC_AHB1RSTR_GPIOHRST_Msk (0x1U << RCC_AHB1RSTR_GPIOHRST_Pos) /*!< 0x00000080 */
  9727. #define RCC_AHB1RSTR_GPIOHRST RCC_AHB1RSTR_GPIOHRST_Msk
  9728. #define RCC_AHB1RSTR_GPIOIRST_Pos (8U)
  9729. #define RCC_AHB1RSTR_GPIOIRST_Msk (0x1U << RCC_AHB1RSTR_GPIOIRST_Pos) /*!< 0x00000100 */
  9730. #define RCC_AHB1RSTR_GPIOIRST RCC_AHB1RSTR_GPIOIRST_Msk
  9731. #define RCC_AHB1RSTR_GPIOJRST_Pos (9U)
  9732. #define RCC_AHB1RSTR_GPIOJRST_Msk (0x1U << RCC_AHB1RSTR_GPIOJRST_Pos) /*!< 0x00000200 */
  9733. #define RCC_AHB1RSTR_GPIOJRST RCC_AHB1RSTR_GPIOJRST_Msk
  9734. #define RCC_AHB1RSTR_GPIOKRST_Pos (10U)
  9735. #define RCC_AHB1RSTR_GPIOKRST_Msk (0x1U << RCC_AHB1RSTR_GPIOKRST_Pos) /*!< 0x00000400 */
  9736. #define RCC_AHB1RSTR_GPIOKRST RCC_AHB1RSTR_GPIOKRST_Msk
  9737. #define RCC_AHB1RSTR_CRCRST_Pos (12U)
  9738. #define RCC_AHB1RSTR_CRCRST_Msk (0x1U << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */
  9739. #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
  9740. #define RCC_AHB1RSTR_DMA1RST_Pos (21U)
  9741. #define RCC_AHB1RSTR_DMA1RST_Msk (0x1U << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00200000 */
  9742. #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
  9743. #define RCC_AHB1RSTR_DMA2RST_Pos (22U)
  9744. #define RCC_AHB1RSTR_DMA2RST_Msk (0x1U << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00400000 */
  9745. #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
  9746. #define RCC_AHB1RSTR_DMA2DRST_Pos (23U)
  9747. #define RCC_AHB1RSTR_DMA2DRST_Msk (0x1U << RCC_AHB1RSTR_DMA2DRST_Pos) /*!< 0x00800000 */
  9748. #define RCC_AHB1RSTR_DMA2DRST RCC_AHB1RSTR_DMA2DRST_Msk
  9749. #define RCC_AHB1RSTR_ETHMACRST_Pos (25U)
  9750. #define RCC_AHB1RSTR_ETHMACRST_Msk (0x1U << RCC_AHB1RSTR_ETHMACRST_Pos) /*!< 0x02000000 */
  9751. #define RCC_AHB1RSTR_ETHMACRST RCC_AHB1RSTR_ETHMACRST_Msk
  9752. #define RCC_AHB1RSTR_OTGHRST_Pos (29U)
  9753. #define RCC_AHB1RSTR_OTGHRST_Msk (0x1U << RCC_AHB1RSTR_OTGHRST_Pos) /*!< 0x20000000 */
  9754. #define RCC_AHB1RSTR_OTGHRST RCC_AHB1RSTR_OTGHRST_Msk
  9755. /******************** Bit definition for RCC_AHB2RSTR register **************/
  9756. #define RCC_AHB2RSTR_DCMIRST_Pos (0U)
  9757. #define RCC_AHB2RSTR_DCMIRST_Msk (0x1U << RCC_AHB2RSTR_DCMIRST_Pos) /*!< 0x00000001 */
  9758. #define RCC_AHB2RSTR_DCMIRST RCC_AHB2RSTR_DCMIRST_Msk
  9759. #define RCC_AHB2RSTR_RNGRST_Pos (6U)
  9760. #define RCC_AHB2RSTR_RNGRST_Msk (0x1U << RCC_AHB2RSTR_RNGRST_Pos) /*!< 0x00000040 */
  9761. #define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk
  9762. #define RCC_AHB2RSTR_OTGFSRST_Pos (7U)
  9763. #define RCC_AHB2RSTR_OTGFSRST_Msk (0x1U << RCC_AHB2RSTR_OTGFSRST_Pos) /*!< 0x00000080 */
  9764. #define RCC_AHB2RSTR_OTGFSRST RCC_AHB2RSTR_OTGFSRST_Msk
  9765. /******************** Bit definition for RCC_AHB3RSTR register **************/
  9766. #define RCC_AHB3RSTR_FMCRST_Pos (0U)
  9767. #define RCC_AHB3RSTR_FMCRST_Msk (0x1U << RCC_AHB3RSTR_FMCRST_Pos) /*!< 0x00000001 */
  9768. #define RCC_AHB3RSTR_FMCRST RCC_AHB3RSTR_FMCRST_Msk
  9769. #define RCC_AHB3RSTR_QSPIRST_Pos (1U)
  9770. #define RCC_AHB3RSTR_QSPIRST_Msk (0x1U << RCC_AHB3RSTR_QSPIRST_Pos) /*!< 0x00000002 */
  9771. #define RCC_AHB3RSTR_QSPIRST RCC_AHB3RSTR_QSPIRST_Msk
  9772. /******************** Bit definition for RCC_APB1RSTR register **************/
  9773. #define RCC_APB1RSTR_TIM2RST_Pos (0U)
  9774. #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
  9775. #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk
  9776. #define RCC_APB1RSTR_TIM3RST_Pos (1U)
  9777. #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
  9778. #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk
  9779. #define RCC_APB1RSTR_TIM4RST_Pos (2U)
  9780. #define RCC_APB1RSTR_TIM4RST_Msk (0x1U << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */
  9781. #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk
  9782. #define RCC_APB1RSTR_TIM5RST_Pos (3U)
  9783. #define RCC_APB1RSTR_TIM5RST_Msk (0x1U << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */
  9784. #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk
  9785. #define RCC_APB1RSTR_TIM6RST_Pos (4U)
  9786. #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
  9787. #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk
  9788. #define RCC_APB1RSTR_TIM7RST_Pos (5U)
  9789. #define RCC_APB1RSTR_TIM7RST_Msk (0x1U << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */
  9790. #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk
  9791. #define RCC_APB1RSTR_TIM12RST_Pos (6U)
  9792. #define RCC_APB1RSTR_TIM12RST_Msk (0x1U << RCC_APB1RSTR_TIM12RST_Pos) /*!< 0x00000040 */
  9793. #define RCC_APB1RSTR_TIM12RST RCC_APB1RSTR_TIM12RST_Msk
  9794. #define RCC_APB1RSTR_TIM13RST_Pos (7U)
  9795. #define RCC_APB1RSTR_TIM13RST_Msk (0x1U << RCC_APB1RSTR_TIM13RST_Pos) /*!< 0x00000080 */
  9796. #define RCC_APB1RSTR_TIM13RST RCC_APB1RSTR_TIM13RST_Msk
  9797. #define RCC_APB1RSTR_TIM14RST_Pos (8U)
  9798. #define RCC_APB1RSTR_TIM14RST_Msk (0x1U << RCC_APB1RSTR_TIM14RST_Pos) /*!< 0x00000100 */
  9799. #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk
  9800. #define RCC_APB1RSTR_LPTIM1RST_Pos (9U)
  9801. #define RCC_APB1RSTR_LPTIM1RST_Msk (0x1U << RCC_APB1RSTR_LPTIM1RST_Pos) /*!< 0x00000200 */
  9802. #define RCC_APB1RSTR_LPTIM1RST RCC_APB1RSTR_LPTIM1RST_Msk
  9803. #define RCC_APB1RSTR_WWDGRST_Pos (11U)
  9804. #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
  9805. #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk
  9806. #define RCC_APB1RSTR_SPI2RST_Pos (14U)
  9807. #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
  9808. #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk
  9809. #define RCC_APB1RSTR_SPI3RST_Pos (15U)
  9810. #define RCC_APB1RSTR_SPI3RST_Msk (0x1U << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */
  9811. #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk
  9812. #define RCC_APB1RSTR_SPDIFRXRST_Pos (16U)
  9813. #define RCC_APB1RSTR_SPDIFRXRST_Msk (0x1U << RCC_APB1RSTR_SPDIFRXRST_Pos) /*!< 0x00010000 */
  9814. #define RCC_APB1RSTR_SPDIFRXRST RCC_APB1RSTR_SPDIFRXRST_Msk
  9815. #define RCC_APB1RSTR_USART2RST_Pos (17U)
  9816. #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
  9817. #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk
  9818. #define RCC_APB1RSTR_USART3RST_Pos (18U)
  9819. #define RCC_APB1RSTR_USART3RST_Msk (0x1U << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */
  9820. #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk
  9821. #define RCC_APB1RSTR_UART4RST_Pos (19U)
  9822. #define RCC_APB1RSTR_UART4RST_Msk (0x1U << RCC_APB1RSTR_UART4RST_Pos) /*!< 0x00080000 */
  9823. #define RCC_APB1RSTR_UART4RST RCC_APB1RSTR_UART4RST_Msk
  9824. #define RCC_APB1RSTR_UART5RST_Pos (20U)
  9825. #define RCC_APB1RSTR_UART5RST_Msk (0x1U << RCC_APB1RSTR_UART5RST_Pos) /*!< 0x00100000 */
  9826. #define RCC_APB1RSTR_UART5RST RCC_APB1RSTR_UART5RST_Msk
  9827. #define RCC_APB1RSTR_I2C1RST_Pos (21U)
  9828. #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
  9829. #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk
  9830. #define RCC_APB1RSTR_I2C2RST_Pos (22U)
  9831. #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
  9832. #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk
  9833. #define RCC_APB1RSTR_I2C3RST_Pos (23U)
  9834. #define RCC_APB1RSTR_I2C3RST_Msk (0x1U << RCC_APB1RSTR_I2C3RST_Pos) /*!< 0x00800000 */
  9835. #define RCC_APB1RSTR_I2C3RST RCC_APB1RSTR_I2C3RST_Msk
  9836. #define RCC_APB1RSTR_I2C4RST_Pos (24U)
  9837. #define RCC_APB1RSTR_I2C4RST_Msk (0x1U << RCC_APB1RSTR_I2C4RST_Pos) /*!< 0x01000000 */
  9838. #define RCC_APB1RSTR_I2C4RST RCC_APB1RSTR_I2C4RST_Msk
  9839. #define RCC_APB1RSTR_CAN1RST_Pos (25U)
  9840. #define RCC_APB1RSTR_CAN1RST_Msk (0x1U << RCC_APB1RSTR_CAN1RST_Pos) /*!< 0x02000000 */
  9841. #define RCC_APB1RSTR_CAN1RST RCC_APB1RSTR_CAN1RST_Msk
  9842. #define RCC_APB1RSTR_CAN2RST_Pos (26U)
  9843. #define RCC_APB1RSTR_CAN2RST_Msk (0x1U << RCC_APB1RSTR_CAN2RST_Pos) /*!< 0x04000000 */
  9844. #define RCC_APB1RSTR_CAN2RST RCC_APB1RSTR_CAN2RST_Msk
  9845. #define RCC_APB1RSTR_CECRST_Pos (27U)
  9846. #define RCC_APB1RSTR_CECRST_Msk (0x1U << RCC_APB1RSTR_CECRST_Pos) /*!< 0x08000000 */
  9847. #define RCC_APB1RSTR_CECRST RCC_APB1RSTR_CECRST_Msk
  9848. #define RCC_APB1RSTR_PWRRST_Pos (28U)
  9849. #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
  9850. #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk
  9851. #define RCC_APB1RSTR_DACRST_Pos (29U)
  9852. #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */
  9853. #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk
  9854. #define RCC_APB1RSTR_UART7RST_Pos (30U)
  9855. #define RCC_APB1RSTR_UART7RST_Msk (0x1U << RCC_APB1RSTR_UART7RST_Pos) /*!< 0x40000000 */
  9856. #define RCC_APB1RSTR_UART7RST RCC_APB1RSTR_UART7RST_Msk
  9857. #define RCC_APB1RSTR_UART8RST_Pos (31U)
  9858. #define RCC_APB1RSTR_UART8RST_Msk (0x1U << RCC_APB1RSTR_UART8RST_Pos) /*!< 0x80000000 */
  9859. #define RCC_APB1RSTR_UART8RST RCC_APB1RSTR_UART8RST_Msk
  9860. /******************** Bit definition for RCC_APB2RSTR register **************/
  9861. #define RCC_APB2RSTR_TIM1RST_Pos (0U)
  9862. #define RCC_APB2RSTR_TIM1RST_Msk (0x1U << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000001 */
  9863. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
  9864. #define RCC_APB2RSTR_TIM8RST_Pos (1U)
  9865. #define RCC_APB2RSTR_TIM8RST_Msk (0x1U << RCC_APB2RSTR_TIM8RST_Pos) /*!< 0x00000002 */
  9866. #define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk
  9867. #define RCC_APB2RSTR_USART1RST_Pos (4U)
  9868. #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00000010 */
  9869. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
  9870. #define RCC_APB2RSTR_USART6RST_Pos (5U)
  9871. #define RCC_APB2RSTR_USART6RST_Msk (0x1U << RCC_APB2RSTR_USART6RST_Pos) /*!< 0x00000020 */
  9872. #define RCC_APB2RSTR_USART6RST RCC_APB2RSTR_USART6RST_Msk
  9873. #define RCC_APB2RSTR_ADCRST_Pos (8U)
  9874. #define RCC_APB2RSTR_ADCRST_Msk (0x1U << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000100 */
  9875. #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk
  9876. #define RCC_APB2RSTR_SDMMC1RST_Pos (11U)
  9877. #define RCC_APB2RSTR_SDMMC1RST_Msk (0x1U << RCC_APB2RSTR_SDMMC1RST_Pos) /*!< 0x00000800 */
  9878. #define RCC_APB2RSTR_SDMMC1RST RCC_APB2RSTR_SDMMC1RST_Msk
  9879. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  9880. #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  9881. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
  9882. #define RCC_APB2RSTR_SPI4RST_Pos (13U)
  9883. #define RCC_APB2RSTR_SPI4RST_Msk (0x1U << RCC_APB2RSTR_SPI4RST_Pos) /*!< 0x00002000 */
  9884. #define RCC_APB2RSTR_SPI4RST RCC_APB2RSTR_SPI4RST_Msk
  9885. #define RCC_APB2RSTR_SYSCFGRST_Pos (14U)
  9886. #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00004000 */
  9887. #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk
  9888. #define RCC_APB2RSTR_TIM9RST_Pos (16U)
  9889. #define RCC_APB2RSTR_TIM9RST_Msk (0x1U << RCC_APB2RSTR_TIM9RST_Pos) /*!< 0x00010000 */
  9890. #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk
  9891. #define RCC_APB2RSTR_TIM10RST_Pos (17U)
  9892. #define RCC_APB2RSTR_TIM10RST_Msk (0x1U << RCC_APB2RSTR_TIM10RST_Pos) /*!< 0x00020000 */
  9893. #define RCC_APB2RSTR_TIM10RST RCC_APB2RSTR_TIM10RST_Msk
  9894. #define RCC_APB2RSTR_TIM11RST_Pos (18U)
  9895. #define RCC_APB2RSTR_TIM11RST_Msk (0x1U << RCC_APB2RSTR_TIM11RST_Pos) /*!< 0x00040000 */
  9896. #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk
  9897. #define RCC_APB2RSTR_SPI5RST_Pos (20U)
  9898. #define RCC_APB2RSTR_SPI5RST_Msk (0x1U << RCC_APB2RSTR_SPI5RST_Pos) /*!< 0x00100000 */
  9899. #define RCC_APB2RSTR_SPI5RST RCC_APB2RSTR_SPI5RST_Msk
  9900. #define RCC_APB2RSTR_SPI6RST_Pos (21U)
  9901. #define RCC_APB2RSTR_SPI6RST_Msk (0x1U << RCC_APB2RSTR_SPI6RST_Pos) /*!< 0x00200000 */
  9902. #define RCC_APB2RSTR_SPI6RST RCC_APB2RSTR_SPI6RST_Msk
  9903. #define RCC_APB2RSTR_SAI1RST_Pos (22U)
  9904. #define RCC_APB2RSTR_SAI1RST_Msk (0x1U << RCC_APB2RSTR_SAI1RST_Pos) /*!< 0x00400000 */
  9905. #define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk
  9906. #define RCC_APB2RSTR_SAI2RST_Pos (23U)
  9907. #define RCC_APB2RSTR_SAI2RST_Msk (0x1U << RCC_APB2RSTR_SAI2RST_Pos) /*!< 0x00800000 */
  9908. #define RCC_APB2RSTR_SAI2RST RCC_APB2RSTR_SAI2RST_Msk
  9909. #define RCC_APB2RSTR_LTDCRST_Pos (26U)
  9910. #define RCC_APB2RSTR_LTDCRST_Msk (0x1U << RCC_APB2RSTR_LTDCRST_Pos) /*!< 0x04000000 */
  9911. #define RCC_APB2RSTR_LTDCRST RCC_APB2RSTR_LTDCRST_Msk
  9912. /******************** Bit definition for RCC_AHB1ENR register ***************/
  9913. #define RCC_AHB1ENR_GPIOAEN_Pos (0U)
  9914. #define RCC_AHB1ENR_GPIOAEN_Msk (0x1U << RCC_AHB1ENR_GPIOAEN_Pos) /*!< 0x00000001 */
  9915. #define RCC_AHB1ENR_GPIOAEN RCC_AHB1ENR_GPIOAEN_Msk
  9916. #define RCC_AHB1ENR_GPIOBEN_Pos (1U)
  9917. #define RCC_AHB1ENR_GPIOBEN_Msk (0x1U << RCC_AHB1ENR_GPIOBEN_Pos) /*!< 0x00000002 */
  9918. #define RCC_AHB1ENR_GPIOBEN RCC_AHB1ENR_GPIOBEN_Msk
  9919. #define RCC_AHB1ENR_GPIOCEN_Pos (2U)
  9920. #define RCC_AHB1ENR_GPIOCEN_Msk (0x1U << RCC_AHB1ENR_GPIOCEN_Pos) /*!< 0x00000004 */
  9921. #define RCC_AHB1ENR_GPIOCEN RCC_AHB1ENR_GPIOCEN_Msk
  9922. #define RCC_AHB1ENR_GPIODEN_Pos (3U)
  9923. #define RCC_AHB1ENR_GPIODEN_Msk (0x1U << RCC_AHB1ENR_GPIODEN_Pos) /*!< 0x00000008 */
  9924. #define RCC_AHB1ENR_GPIODEN RCC_AHB1ENR_GPIODEN_Msk
  9925. #define RCC_AHB1ENR_GPIOEEN_Pos (4U)
  9926. #define RCC_AHB1ENR_GPIOEEN_Msk (0x1U << RCC_AHB1ENR_GPIOEEN_Pos) /*!< 0x00000010 */
  9927. #define RCC_AHB1ENR_GPIOEEN RCC_AHB1ENR_GPIOEEN_Msk
  9928. #define RCC_AHB1ENR_GPIOFEN_Pos (5U)
  9929. #define RCC_AHB1ENR_GPIOFEN_Msk (0x1U << RCC_AHB1ENR_GPIOFEN_Pos) /*!< 0x00000020 */
  9930. #define RCC_AHB1ENR_GPIOFEN RCC_AHB1ENR_GPIOFEN_Msk
  9931. #define RCC_AHB1ENR_GPIOGEN_Pos (6U)
  9932. #define RCC_AHB1ENR_GPIOGEN_Msk (0x1U << RCC_AHB1ENR_GPIOGEN_Pos) /*!< 0x00000040 */
  9933. #define RCC_AHB1ENR_GPIOGEN RCC_AHB1ENR_GPIOGEN_Msk
  9934. #define RCC_AHB1ENR_GPIOHEN_Pos (7U)
  9935. #define RCC_AHB1ENR_GPIOHEN_Msk (0x1U << RCC_AHB1ENR_GPIOHEN_Pos) /*!< 0x00000080 */
  9936. #define RCC_AHB1ENR_GPIOHEN RCC_AHB1ENR_GPIOHEN_Msk
  9937. #define RCC_AHB1ENR_GPIOIEN_Pos (8U)
  9938. #define RCC_AHB1ENR_GPIOIEN_Msk (0x1U << RCC_AHB1ENR_GPIOIEN_Pos) /*!< 0x00000100 */
  9939. #define RCC_AHB1ENR_GPIOIEN RCC_AHB1ENR_GPIOIEN_Msk
  9940. #define RCC_AHB1ENR_GPIOJEN_Pos (9U)
  9941. #define RCC_AHB1ENR_GPIOJEN_Msk (0x1U << RCC_AHB1ENR_GPIOJEN_Pos) /*!< 0x00000200 */
  9942. #define RCC_AHB1ENR_GPIOJEN RCC_AHB1ENR_GPIOJEN_Msk
  9943. #define RCC_AHB1ENR_GPIOKEN_Pos (10U)
  9944. #define RCC_AHB1ENR_GPIOKEN_Msk (0x1U << RCC_AHB1ENR_GPIOKEN_Pos) /*!< 0x00000400 */
  9945. #define RCC_AHB1ENR_GPIOKEN RCC_AHB1ENR_GPIOKEN_Msk
  9946. #define RCC_AHB1ENR_CRCEN_Pos (12U)
  9947. #define RCC_AHB1ENR_CRCEN_Msk (0x1U << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */
  9948. #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
  9949. #define RCC_AHB1ENR_BKPSRAMEN_Pos (18U)
  9950. #define RCC_AHB1ENR_BKPSRAMEN_Msk (0x1U << RCC_AHB1ENR_BKPSRAMEN_Pos) /*!< 0x00040000 */
  9951. #define RCC_AHB1ENR_BKPSRAMEN RCC_AHB1ENR_BKPSRAMEN_Msk
  9952. #define RCC_AHB1ENR_DTCMRAMEN_Pos (20U)
  9953. #define RCC_AHB1ENR_DTCMRAMEN_Msk (0x1U << RCC_AHB1ENR_DTCMRAMEN_Pos) /*!< 0x00100000 */
  9954. #define RCC_AHB1ENR_DTCMRAMEN RCC_AHB1ENR_DTCMRAMEN_Msk
  9955. #define RCC_AHB1ENR_DMA1EN_Pos (21U)
  9956. #define RCC_AHB1ENR_DMA1EN_Msk (0x1U << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00200000 */
  9957. #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
  9958. #define RCC_AHB1ENR_DMA2EN_Pos (22U)
  9959. #define RCC_AHB1ENR_DMA2EN_Msk (0x1U << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00400000 */
  9960. #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
  9961. #define RCC_AHB1ENR_DMA2DEN_Pos (23U)
  9962. #define RCC_AHB1ENR_DMA2DEN_Msk (0x1U << RCC_AHB1ENR_DMA2DEN_Pos) /*!< 0x00800000 */
  9963. #define RCC_AHB1ENR_DMA2DEN RCC_AHB1ENR_DMA2DEN_Msk
  9964. #define RCC_AHB1ENR_ETHMACEN_Pos (25U)
  9965. #define RCC_AHB1ENR_ETHMACEN_Msk (0x1U << RCC_AHB1ENR_ETHMACEN_Pos) /*!< 0x02000000 */
  9966. #define RCC_AHB1ENR_ETHMACEN RCC_AHB1ENR_ETHMACEN_Msk
  9967. #define RCC_AHB1ENR_ETHMACTXEN_Pos (26U)
  9968. #define RCC_AHB1ENR_ETHMACTXEN_Msk (0x1U << RCC_AHB1ENR_ETHMACTXEN_Pos) /*!< 0x04000000 */
  9969. #define RCC_AHB1ENR_ETHMACTXEN RCC_AHB1ENR_ETHMACTXEN_Msk
  9970. #define RCC_AHB1ENR_ETHMACRXEN_Pos (27U)
  9971. #define RCC_AHB1ENR_ETHMACRXEN_Msk (0x1U << RCC_AHB1ENR_ETHMACRXEN_Pos) /*!< 0x08000000 */
  9972. #define RCC_AHB1ENR_ETHMACRXEN RCC_AHB1ENR_ETHMACRXEN_Msk
  9973. #define RCC_AHB1ENR_ETHMACPTPEN_Pos (28U)
  9974. #define RCC_AHB1ENR_ETHMACPTPEN_Msk (0x1U << RCC_AHB1ENR_ETHMACPTPEN_Pos) /*!< 0x10000000 */
  9975. #define RCC_AHB1ENR_ETHMACPTPEN RCC_AHB1ENR_ETHMACPTPEN_Msk
  9976. #define RCC_AHB1ENR_OTGHSEN_Pos (29U)
  9977. #define RCC_AHB1ENR_OTGHSEN_Msk (0x1U << RCC_AHB1ENR_OTGHSEN_Pos) /*!< 0x20000000 */
  9978. #define RCC_AHB1ENR_OTGHSEN RCC_AHB1ENR_OTGHSEN_Msk
  9979. #define RCC_AHB1ENR_OTGHSULPIEN_Pos (30U)
  9980. #define RCC_AHB1ENR_OTGHSULPIEN_Msk (0x1U << RCC_AHB1ENR_OTGHSULPIEN_Pos) /*!< 0x40000000 */
  9981. #define RCC_AHB1ENR_OTGHSULPIEN RCC_AHB1ENR_OTGHSULPIEN_Msk
  9982. /******************** Bit definition for RCC_AHB2ENR register ***************/
  9983. #define RCC_AHB2ENR_DCMIEN_Pos (0U)
  9984. #define RCC_AHB2ENR_DCMIEN_Msk (0x1U << RCC_AHB2ENR_DCMIEN_Pos) /*!< 0x00000001 */
  9985. #define RCC_AHB2ENR_DCMIEN RCC_AHB2ENR_DCMIEN_Msk
  9986. #define RCC_AHB2ENR_RNGEN_Pos (6U)
  9987. #define RCC_AHB2ENR_RNGEN_Msk (0x1U << RCC_AHB2ENR_RNGEN_Pos) /*!< 0x00000040 */
  9988. #define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk
  9989. #define RCC_AHB2ENR_OTGFSEN_Pos (7U)
  9990. #define RCC_AHB2ENR_OTGFSEN_Msk (0x1U << RCC_AHB2ENR_OTGFSEN_Pos) /*!< 0x00000080 */
  9991. #define RCC_AHB2ENR_OTGFSEN RCC_AHB2ENR_OTGFSEN_Msk
  9992. /******************** Bit definition for RCC_AHB3ENR register ***************/
  9993. #define RCC_AHB3ENR_FMCEN_Pos (0U)
  9994. #define RCC_AHB3ENR_FMCEN_Msk (0x1U << RCC_AHB3ENR_FMCEN_Pos) /*!< 0x00000001 */
  9995. #define RCC_AHB3ENR_FMCEN RCC_AHB3ENR_FMCEN_Msk
  9996. #define RCC_AHB3ENR_QSPIEN_Pos (1U)
  9997. #define RCC_AHB3ENR_QSPIEN_Msk (0x1U << RCC_AHB3ENR_QSPIEN_Pos) /*!< 0x00000002 */
  9998. #define RCC_AHB3ENR_QSPIEN RCC_AHB3ENR_QSPIEN_Msk
  9999. /******************** Bit definition for RCC_APB1ENR register ***************/
  10000. #define RCC_APB1ENR_TIM2EN_Pos (0U)
  10001. #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
  10002. #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk
  10003. #define RCC_APB1ENR_TIM3EN_Pos (1U)
  10004. #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
  10005. #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk
  10006. #define RCC_APB1ENR_TIM4EN_Pos (2U)
  10007. #define RCC_APB1ENR_TIM4EN_Msk (0x1U << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */
  10008. #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk
  10009. #define RCC_APB1ENR_TIM5EN_Pos (3U)
  10010. #define RCC_APB1ENR_TIM5EN_Msk (0x1U << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */
  10011. #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk
  10012. #define RCC_APB1ENR_TIM6EN_Pos (4U)
  10013. #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
  10014. #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk
  10015. #define RCC_APB1ENR_TIM7EN_Pos (5U)
  10016. #define RCC_APB1ENR_TIM7EN_Msk (0x1U << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */
  10017. #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk
  10018. #define RCC_APB1ENR_TIM12EN_Pos (6U)
  10019. #define RCC_APB1ENR_TIM12EN_Msk (0x1U << RCC_APB1ENR_TIM12EN_Pos) /*!< 0x00000040 */
  10020. #define RCC_APB1ENR_TIM12EN RCC_APB1ENR_TIM12EN_Msk
  10021. #define RCC_APB1ENR_TIM13EN_Pos (7U)
  10022. #define RCC_APB1ENR_TIM13EN_Msk (0x1U << RCC_APB1ENR_TIM13EN_Pos) /*!< 0x00000080 */
  10023. #define RCC_APB1ENR_TIM13EN RCC_APB1ENR_TIM13EN_Msk
  10024. #define RCC_APB1ENR_TIM14EN_Pos (8U)
  10025. #define RCC_APB1ENR_TIM14EN_Msk (0x1U << RCC_APB1ENR_TIM14EN_Pos) /*!< 0x00000100 */
  10026. #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk
  10027. #define RCC_APB1ENR_LPTIM1EN_Pos (9U)
  10028. #define RCC_APB1ENR_LPTIM1EN_Msk (0x1U << RCC_APB1ENR_LPTIM1EN_Pos) /*!< 0x00000200 */
  10029. #define RCC_APB1ENR_LPTIM1EN RCC_APB1ENR_LPTIM1EN_Msk
  10030. #define RCC_APB1ENR_WWDGEN_Pos (11U)
  10031. #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
  10032. #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk
  10033. #define RCC_APB1ENR_SPI2EN_Pos (14U)
  10034. #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
  10035. #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk
  10036. #define RCC_APB1ENR_SPI3EN_Pos (15U)
  10037. #define RCC_APB1ENR_SPI3EN_Msk (0x1U << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */
  10038. #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk
  10039. #define RCC_APB1ENR_SPDIFRXEN_Pos (16U)
  10040. #define RCC_APB1ENR_SPDIFRXEN_Msk (0x1U << RCC_APB1ENR_SPDIFRXEN_Pos) /*!< 0x00010000 */
  10041. #define RCC_APB1ENR_SPDIFRXEN RCC_APB1ENR_SPDIFRXEN_Msk
  10042. #define RCC_APB1ENR_USART2EN_Pos (17U)
  10043. #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
  10044. #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk
  10045. #define RCC_APB1ENR_USART3EN_Pos (18U)
  10046. #define RCC_APB1ENR_USART3EN_Msk (0x1U << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */
  10047. #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk
  10048. #define RCC_APB1ENR_UART4EN_Pos (19U)
  10049. #define RCC_APB1ENR_UART4EN_Msk (0x1U << RCC_APB1ENR_UART4EN_Pos) /*!< 0x00080000 */
  10050. #define RCC_APB1ENR_UART4EN RCC_APB1ENR_UART4EN_Msk
  10051. #define RCC_APB1ENR_UART5EN_Pos (20U)
  10052. #define RCC_APB1ENR_UART5EN_Msk (0x1U << RCC_APB1ENR_UART5EN_Pos) /*!< 0x00100000 */
  10053. #define RCC_APB1ENR_UART5EN RCC_APB1ENR_UART5EN_Msk
  10054. #define RCC_APB1ENR_I2C1EN_Pos (21U)
  10055. #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
  10056. #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk
  10057. #define RCC_APB1ENR_I2C2EN_Pos (22U)
  10058. #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
  10059. #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk
  10060. #define RCC_APB1ENR_I2C3EN_Pos (23U)
  10061. #define RCC_APB1ENR_I2C3EN_Msk (0x1U << RCC_APB1ENR_I2C3EN_Pos) /*!< 0x00800000 */
  10062. #define RCC_APB1ENR_I2C3EN RCC_APB1ENR_I2C3EN_Msk
  10063. #define RCC_APB1ENR_I2C4EN_Pos (24U)
  10064. #define RCC_APB1ENR_I2C4EN_Msk (0x1U << RCC_APB1ENR_I2C4EN_Pos) /*!< 0x01000000 */
  10065. #define RCC_APB1ENR_I2C4EN RCC_APB1ENR_I2C4EN_Msk
  10066. #define RCC_APB1ENR_CAN1EN_Pos (25U)
  10067. #define RCC_APB1ENR_CAN1EN_Msk (0x1U << RCC_APB1ENR_CAN1EN_Pos) /*!< 0x02000000 */
  10068. #define RCC_APB1ENR_CAN1EN RCC_APB1ENR_CAN1EN_Msk
  10069. #define RCC_APB1ENR_CAN2EN_Pos (26U)
  10070. #define RCC_APB1ENR_CAN2EN_Msk (0x1U << RCC_APB1ENR_CAN2EN_Pos) /*!< 0x04000000 */
  10071. #define RCC_APB1ENR_CAN2EN RCC_APB1ENR_CAN2EN_Msk
  10072. #define RCC_APB1ENR_CECEN_Pos (27U)
  10073. #define RCC_APB1ENR_CECEN_Msk (0x1U << RCC_APB1ENR_CECEN_Pos) /*!< 0x08000000 */
  10074. #define RCC_APB1ENR_CECEN RCC_APB1ENR_CECEN_Msk
  10075. #define RCC_APB1ENR_PWREN_Pos (28U)
  10076. #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
  10077. #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk
  10078. #define RCC_APB1ENR_DACEN_Pos (29U)
  10079. #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */
  10080. #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk
  10081. #define RCC_APB1ENR_UART7EN_Pos (30U)
  10082. #define RCC_APB1ENR_UART7EN_Msk (0x1U << RCC_APB1ENR_UART7EN_Pos) /*!< 0x40000000 */
  10083. #define RCC_APB1ENR_UART7EN RCC_APB1ENR_UART7EN_Msk
  10084. #define RCC_APB1ENR_UART8EN_Pos (31U)
  10085. #define RCC_APB1ENR_UART8EN_Msk (0x1U << RCC_APB1ENR_UART8EN_Pos) /*!< 0x80000000 */
  10086. #define RCC_APB1ENR_UART8EN RCC_APB1ENR_UART8EN_Msk
  10087. /******************** Bit definition for RCC_APB2ENR register ***************/
  10088. #define RCC_APB2ENR_TIM1EN_Pos (0U)
  10089. #define RCC_APB2ENR_TIM1EN_Msk (0x1U << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000001 */
  10090. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
  10091. #define RCC_APB2ENR_TIM8EN_Pos (1U)
  10092. #define RCC_APB2ENR_TIM8EN_Msk (0x1U << RCC_APB2ENR_TIM8EN_Pos) /*!< 0x00000002 */
  10093. #define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk
  10094. #define RCC_APB2ENR_USART1EN_Pos (4U)
  10095. #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00000010 */
  10096. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
  10097. #define RCC_APB2ENR_USART6EN_Pos (5U)
  10098. #define RCC_APB2ENR_USART6EN_Msk (0x1U << RCC_APB2ENR_USART6EN_Pos) /*!< 0x00000020 */
  10099. #define RCC_APB2ENR_USART6EN RCC_APB2ENR_USART6EN_Msk
  10100. #define RCC_APB2ENR_ADC1EN_Pos (8U)
  10101. #define RCC_APB2ENR_ADC1EN_Msk (0x1U << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000100 */
  10102. #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk
  10103. #define RCC_APB2ENR_ADC2EN_Pos (9U)
  10104. #define RCC_APB2ENR_ADC2EN_Msk (0x1U << RCC_APB2ENR_ADC2EN_Pos) /*!< 0x00000200 */
  10105. #define RCC_APB2ENR_ADC2EN RCC_APB2ENR_ADC2EN_Msk
  10106. #define RCC_APB2ENR_ADC3EN_Pos (10U)
  10107. #define RCC_APB2ENR_ADC3EN_Msk (0x1U << RCC_APB2ENR_ADC3EN_Pos) /*!< 0x00000400 */
  10108. #define RCC_APB2ENR_ADC3EN RCC_APB2ENR_ADC3EN_Msk
  10109. #define RCC_APB2ENR_SDMMC1EN_Pos (11U)
  10110. #define RCC_APB2ENR_SDMMC1EN_Msk (0x1U << RCC_APB2ENR_SDMMC1EN_Pos) /*!< 0x00000800 */
  10111. #define RCC_APB2ENR_SDMMC1EN RCC_APB2ENR_SDMMC1EN_Msk
  10112. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  10113. #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  10114. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
  10115. #define RCC_APB2ENR_SPI4EN_Pos (13U)
  10116. #define RCC_APB2ENR_SPI4EN_Msk (0x1U << RCC_APB2ENR_SPI4EN_Pos) /*!< 0x00002000 */
  10117. #define RCC_APB2ENR_SPI4EN RCC_APB2ENR_SPI4EN_Msk
  10118. #define RCC_APB2ENR_SYSCFGEN_Pos (14U)
  10119. #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00004000 */
  10120. #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk
  10121. #define RCC_APB2ENR_TIM9EN_Pos (16U)
  10122. #define RCC_APB2ENR_TIM9EN_Msk (0x1U << RCC_APB2ENR_TIM9EN_Pos) /*!< 0x00010000 */
  10123. #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk
  10124. #define RCC_APB2ENR_TIM10EN_Pos (17U)
  10125. #define RCC_APB2ENR_TIM10EN_Msk (0x1U << RCC_APB2ENR_TIM10EN_Pos) /*!< 0x00020000 */
  10126. #define RCC_APB2ENR_TIM10EN RCC_APB2ENR_TIM10EN_Msk
  10127. #define RCC_APB2ENR_TIM11EN_Pos (18U)
  10128. #define RCC_APB2ENR_TIM11EN_Msk (0x1U << RCC_APB2ENR_TIM11EN_Pos) /*!< 0x00040000 */
  10129. #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk
  10130. #define RCC_APB2ENR_SPI5EN_Pos (20U)
  10131. #define RCC_APB2ENR_SPI5EN_Msk (0x1U << RCC_APB2ENR_SPI5EN_Pos) /*!< 0x00100000 */
  10132. #define RCC_APB2ENR_SPI5EN RCC_APB2ENR_SPI5EN_Msk
  10133. #define RCC_APB2ENR_SPI6EN_Pos (21U)
  10134. #define RCC_APB2ENR_SPI6EN_Msk (0x1U << RCC_APB2ENR_SPI6EN_Pos) /*!< 0x00200000 */
  10135. #define RCC_APB2ENR_SPI6EN RCC_APB2ENR_SPI6EN_Msk
  10136. #define RCC_APB2ENR_SAI1EN_Pos (22U)
  10137. #define RCC_APB2ENR_SAI1EN_Msk (0x1U << RCC_APB2ENR_SAI1EN_Pos) /*!< 0x00400000 */
  10138. #define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk
  10139. #define RCC_APB2ENR_SAI2EN_Pos (23U)
  10140. #define RCC_APB2ENR_SAI2EN_Msk (0x1U << RCC_APB2ENR_SAI2EN_Pos) /*!< 0x00800000 */
  10141. #define RCC_APB2ENR_SAI2EN RCC_APB2ENR_SAI2EN_Msk
  10142. #define RCC_APB2ENR_LTDCEN_Pos (26U)
  10143. #define RCC_APB2ENR_LTDCEN_Msk (0x1U << RCC_APB2ENR_LTDCEN_Pos) /*!< 0x04000000 */
  10144. #define RCC_APB2ENR_LTDCEN RCC_APB2ENR_LTDCEN_Msk
  10145. /******************** Bit definition for RCC_AHB1LPENR register *************/
  10146. #define RCC_AHB1LPENR_GPIOALPEN_Pos (0U)
  10147. #define RCC_AHB1LPENR_GPIOALPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOALPEN_Pos) /*!< 0x00000001 */
  10148. #define RCC_AHB1LPENR_GPIOALPEN RCC_AHB1LPENR_GPIOALPEN_Msk
  10149. #define RCC_AHB1LPENR_GPIOBLPEN_Pos (1U)
  10150. #define RCC_AHB1LPENR_GPIOBLPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOBLPEN_Pos) /*!< 0x00000002 */
  10151. #define RCC_AHB1LPENR_GPIOBLPEN RCC_AHB1LPENR_GPIOBLPEN_Msk
  10152. #define RCC_AHB1LPENR_GPIOCLPEN_Pos (2U)
  10153. #define RCC_AHB1LPENR_GPIOCLPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOCLPEN_Pos) /*!< 0x00000004 */
  10154. #define RCC_AHB1LPENR_GPIOCLPEN RCC_AHB1LPENR_GPIOCLPEN_Msk
  10155. #define RCC_AHB1LPENR_GPIODLPEN_Pos (3U)
  10156. #define RCC_AHB1LPENR_GPIODLPEN_Msk (0x1U << RCC_AHB1LPENR_GPIODLPEN_Pos) /*!< 0x00000008 */
  10157. #define RCC_AHB1LPENR_GPIODLPEN RCC_AHB1LPENR_GPIODLPEN_Msk
  10158. #define RCC_AHB1LPENR_GPIOELPEN_Pos (4U)
  10159. #define RCC_AHB1LPENR_GPIOELPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOELPEN_Pos) /*!< 0x00000010 */
  10160. #define RCC_AHB1LPENR_GPIOELPEN RCC_AHB1LPENR_GPIOELPEN_Msk
  10161. #define RCC_AHB1LPENR_GPIOFLPEN_Pos (5U)
  10162. #define RCC_AHB1LPENR_GPIOFLPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOFLPEN_Pos) /*!< 0x00000020 */
  10163. #define RCC_AHB1LPENR_GPIOFLPEN RCC_AHB1LPENR_GPIOFLPEN_Msk
  10164. #define RCC_AHB1LPENR_GPIOGLPEN_Pos (6U)
  10165. #define RCC_AHB1LPENR_GPIOGLPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOGLPEN_Pos) /*!< 0x00000040 */
  10166. #define RCC_AHB1LPENR_GPIOGLPEN RCC_AHB1LPENR_GPIOGLPEN_Msk
  10167. #define RCC_AHB1LPENR_GPIOHLPEN_Pos (7U)
  10168. #define RCC_AHB1LPENR_GPIOHLPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOHLPEN_Pos) /*!< 0x00000080 */
  10169. #define RCC_AHB1LPENR_GPIOHLPEN RCC_AHB1LPENR_GPIOHLPEN_Msk
  10170. #define RCC_AHB1LPENR_GPIOILPEN_Pos (8U)
  10171. #define RCC_AHB1LPENR_GPIOILPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOILPEN_Pos) /*!< 0x00000100 */
  10172. #define RCC_AHB1LPENR_GPIOILPEN RCC_AHB1LPENR_GPIOILPEN_Msk
  10173. #define RCC_AHB1LPENR_GPIOJLPEN_Pos (9U)
  10174. #define RCC_AHB1LPENR_GPIOJLPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOJLPEN_Pos) /*!< 0x00000200 */
  10175. #define RCC_AHB1LPENR_GPIOJLPEN RCC_AHB1LPENR_GPIOJLPEN_Msk
  10176. #define RCC_AHB1LPENR_GPIOKLPEN_Pos (10U)
  10177. #define RCC_AHB1LPENR_GPIOKLPEN_Msk (0x1U << RCC_AHB1LPENR_GPIOKLPEN_Pos) /*!< 0x00000400 */
  10178. #define RCC_AHB1LPENR_GPIOKLPEN RCC_AHB1LPENR_GPIOKLPEN_Msk
  10179. #define RCC_AHB1LPENR_CRCLPEN_Pos (12U)
  10180. #define RCC_AHB1LPENR_CRCLPEN_Msk (0x1U << RCC_AHB1LPENR_CRCLPEN_Pos) /*!< 0x00001000 */
  10181. #define RCC_AHB1LPENR_CRCLPEN RCC_AHB1LPENR_CRCLPEN_Msk
  10182. #define RCC_AHB1LPENR_AXILPEN_Pos (13U)
  10183. #define RCC_AHB1LPENR_AXILPEN_Msk (0x1U << RCC_AHB1LPENR_AXILPEN_Pos) /*!< 0x00002000 */
  10184. #define RCC_AHB1LPENR_AXILPEN RCC_AHB1LPENR_AXILPEN_Msk
  10185. #define RCC_AHB1LPENR_FLITFLPEN_Pos (15U)
  10186. #define RCC_AHB1LPENR_FLITFLPEN_Msk (0x1U << RCC_AHB1LPENR_FLITFLPEN_Pos) /*!< 0x00008000 */
  10187. #define RCC_AHB1LPENR_FLITFLPEN RCC_AHB1LPENR_FLITFLPEN_Msk
  10188. #define RCC_AHB1LPENR_SRAM1LPEN_Pos (16U)
  10189. #define RCC_AHB1LPENR_SRAM1LPEN_Msk (0x1U << RCC_AHB1LPENR_SRAM1LPEN_Pos) /*!< 0x00010000 */
  10190. #define RCC_AHB1LPENR_SRAM1LPEN RCC_AHB1LPENR_SRAM1LPEN_Msk
  10191. #define RCC_AHB1LPENR_SRAM2LPEN_Pos (17U)
  10192. #define RCC_AHB1LPENR_SRAM2LPEN_Msk (0x1U << RCC_AHB1LPENR_SRAM2LPEN_Pos) /*!< 0x00020000 */
  10193. #define RCC_AHB1LPENR_SRAM2LPEN RCC_AHB1LPENR_SRAM2LPEN_Msk
  10194. #define RCC_AHB1LPENR_BKPSRAMLPEN_Pos (18U)
  10195. #define RCC_AHB1LPENR_BKPSRAMLPEN_Msk (0x1U << RCC_AHB1LPENR_BKPSRAMLPEN_Pos) /*!< 0x00040000 */
  10196. #define RCC_AHB1LPENR_BKPSRAMLPEN RCC_AHB1LPENR_BKPSRAMLPEN_Msk
  10197. #define RCC_AHB1LPENR_DTCMLPEN_Pos (20U)
  10198. #define RCC_AHB1LPENR_DTCMLPEN_Msk (0x1U << RCC_AHB1LPENR_DTCMLPEN_Pos) /*!< 0x00100000 */
  10199. #define RCC_AHB1LPENR_DTCMLPEN RCC_AHB1LPENR_DTCMLPEN_Msk
  10200. #define RCC_AHB1LPENR_DMA1LPEN_Pos (21U)
  10201. #define RCC_AHB1LPENR_DMA1LPEN_Msk (0x1U << RCC_AHB1LPENR_DMA1LPEN_Pos) /*!< 0x00200000 */
  10202. #define RCC_AHB1LPENR_DMA1LPEN RCC_AHB1LPENR_DMA1LPEN_Msk
  10203. #define RCC_AHB1LPENR_DMA2LPEN_Pos (22U)
  10204. #define RCC_AHB1LPENR_DMA2LPEN_Msk (0x1U << RCC_AHB1LPENR_DMA2LPEN_Pos) /*!< 0x00400000 */
  10205. #define RCC_AHB1LPENR_DMA2LPEN RCC_AHB1LPENR_DMA2LPEN_Msk
  10206. #define RCC_AHB1LPENR_DMA2DLPEN_Pos (23U)
  10207. #define RCC_AHB1LPENR_DMA2DLPEN_Msk (0x1U << RCC_AHB1LPENR_DMA2DLPEN_Pos) /*!< 0x00800000 */
  10208. #define RCC_AHB1LPENR_DMA2DLPEN RCC_AHB1LPENR_DMA2DLPEN_Msk
  10209. #define RCC_AHB1LPENR_ETHMACLPEN_Pos (25U)
  10210. #define RCC_AHB1LPENR_ETHMACLPEN_Msk (0x1U << RCC_AHB1LPENR_ETHMACLPEN_Pos) /*!< 0x02000000 */
  10211. #define RCC_AHB1LPENR_ETHMACLPEN RCC_AHB1LPENR_ETHMACLPEN_Msk
  10212. #define RCC_AHB1LPENR_ETHMACTXLPEN_Pos (26U)
  10213. #define RCC_AHB1LPENR_ETHMACTXLPEN_Msk (0x1U << RCC_AHB1LPENR_ETHMACTXLPEN_Pos) /*!< 0x04000000 */
  10214. #define RCC_AHB1LPENR_ETHMACTXLPEN RCC_AHB1LPENR_ETHMACTXLPEN_Msk
  10215. #define RCC_AHB1LPENR_ETHMACRXLPEN_Pos (27U)
  10216. #define RCC_AHB1LPENR_ETHMACRXLPEN_Msk (0x1U << RCC_AHB1LPENR_ETHMACRXLPEN_Pos) /*!< 0x08000000 */
  10217. #define RCC_AHB1LPENR_ETHMACRXLPEN RCC_AHB1LPENR_ETHMACRXLPEN_Msk
  10218. #define RCC_AHB1LPENR_ETHMACPTPLPEN_Pos (28U)
  10219. #define RCC_AHB1LPENR_ETHMACPTPLPEN_Msk (0x1U << RCC_AHB1LPENR_ETHMACPTPLPEN_Pos) /*!< 0x10000000 */
  10220. #define RCC_AHB1LPENR_ETHMACPTPLPEN RCC_AHB1LPENR_ETHMACPTPLPEN_Msk
  10221. #define RCC_AHB1LPENR_OTGHSLPEN_Pos (29U)
  10222. #define RCC_AHB1LPENR_OTGHSLPEN_Msk (0x1U << RCC_AHB1LPENR_OTGHSLPEN_Pos) /*!< 0x20000000 */
  10223. #define RCC_AHB1LPENR_OTGHSLPEN RCC_AHB1LPENR_OTGHSLPEN_Msk
  10224. #define RCC_AHB1LPENR_OTGHSULPILPEN_Pos (30U)
  10225. #define RCC_AHB1LPENR_OTGHSULPILPEN_Msk (0x1U << RCC_AHB1LPENR_OTGHSULPILPEN_Pos) /*!< 0x40000000 */
  10226. #define RCC_AHB1LPENR_OTGHSULPILPEN RCC_AHB1LPENR_OTGHSULPILPEN_Msk
  10227. /******************** Bit definition for RCC_AHB2LPENR register *************/
  10228. #define RCC_AHB2LPENR_DCMILPEN_Pos (0U)
  10229. #define RCC_AHB2LPENR_DCMILPEN_Msk (0x1U << RCC_AHB2LPENR_DCMILPEN_Pos) /*!< 0x00000001 */
  10230. #define RCC_AHB2LPENR_DCMILPEN RCC_AHB2LPENR_DCMILPEN_Msk
  10231. #define RCC_AHB2LPENR_RNGLPEN_Pos (6U)
  10232. #define RCC_AHB2LPENR_RNGLPEN_Msk (0x1U << RCC_AHB2LPENR_RNGLPEN_Pos) /*!< 0x00000040 */
  10233. #define RCC_AHB2LPENR_RNGLPEN RCC_AHB2LPENR_RNGLPEN_Msk
  10234. #define RCC_AHB2LPENR_OTGFSLPEN_Pos (7U)
  10235. #define RCC_AHB2LPENR_OTGFSLPEN_Msk (0x1U << RCC_AHB2LPENR_OTGFSLPEN_Pos) /*!< 0x00000080 */
  10236. #define RCC_AHB2LPENR_OTGFSLPEN RCC_AHB2LPENR_OTGFSLPEN_Msk
  10237. /******************** Bit definition for RCC_AHB3LPENR register *************/
  10238. #define RCC_AHB3LPENR_FMCLPEN_Pos (0U)
  10239. #define RCC_AHB3LPENR_FMCLPEN_Msk (0x1U << RCC_AHB3LPENR_FMCLPEN_Pos) /*!< 0x00000001 */
  10240. #define RCC_AHB3LPENR_FMCLPEN RCC_AHB3LPENR_FMCLPEN_Msk
  10241. #define RCC_AHB3LPENR_QSPILPEN_Pos (1U)
  10242. #define RCC_AHB3LPENR_QSPILPEN_Msk (0x1U << RCC_AHB3LPENR_QSPILPEN_Pos) /*!< 0x00000002 */
  10243. #define RCC_AHB3LPENR_QSPILPEN RCC_AHB3LPENR_QSPILPEN_Msk
  10244. /******************** Bit definition for RCC_APB1LPENR register *************/
  10245. #define RCC_APB1LPENR_TIM2LPEN_Pos (0U)
  10246. #define RCC_APB1LPENR_TIM2LPEN_Msk (0x1U << RCC_APB1LPENR_TIM2LPEN_Pos) /*!< 0x00000001 */
  10247. #define RCC_APB1LPENR_TIM2LPEN RCC_APB1LPENR_TIM2LPEN_Msk
  10248. #define RCC_APB1LPENR_TIM3LPEN_Pos (1U)
  10249. #define RCC_APB1LPENR_TIM3LPEN_Msk (0x1U << RCC_APB1LPENR_TIM3LPEN_Pos) /*!< 0x00000002 */
  10250. #define RCC_APB1LPENR_TIM3LPEN RCC_APB1LPENR_TIM3LPEN_Msk
  10251. #define RCC_APB1LPENR_TIM4LPEN_Pos (2U)
  10252. #define RCC_APB1LPENR_TIM4LPEN_Msk (0x1U << RCC_APB1LPENR_TIM4LPEN_Pos) /*!< 0x00000004 */
  10253. #define RCC_APB1LPENR_TIM4LPEN RCC_APB1LPENR_TIM4LPEN_Msk
  10254. #define RCC_APB1LPENR_TIM5LPEN_Pos (3U)
  10255. #define RCC_APB1LPENR_TIM5LPEN_Msk (0x1U << RCC_APB1LPENR_TIM5LPEN_Pos) /*!< 0x00000008 */
  10256. #define RCC_APB1LPENR_TIM5LPEN RCC_APB1LPENR_TIM5LPEN_Msk
  10257. #define RCC_APB1LPENR_TIM6LPEN_Pos (4U)
  10258. #define RCC_APB1LPENR_TIM6LPEN_Msk (0x1U << RCC_APB1LPENR_TIM6LPEN_Pos) /*!< 0x00000010 */
  10259. #define RCC_APB1LPENR_TIM6LPEN RCC_APB1LPENR_TIM6LPEN_Msk
  10260. #define RCC_APB1LPENR_TIM7LPEN_Pos (5U)
  10261. #define RCC_APB1LPENR_TIM7LPEN_Msk (0x1U << RCC_APB1LPENR_TIM7LPEN_Pos) /*!< 0x00000020 */
  10262. #define RCC_APB1LPENR_TIM7LPEN RCC_APB1LPENR_TIM7LPEN_Msk
  10263. #define RCC_APB1LPENR_TIM12LPEN_Pos (6U)
  10264. #define RCC_APB1LPENR_TIM12LPEN_Msk (0x1U << RCC_APB1LPENR_TIM12LPEN_Pos) /*!< 0x00000040 */
  10265. #define RCC_APB1LPENR_TIM12LPEN RCC_APB1LPENR_TIM12LPEN_Msk
  10266. #define RCC_APB1LPENR_TIM13LPEN_Pos (7U)
  10267. #define RCC_APB1LPENR_TIM13LPEN_Msk (0x1U << RCC_APB1LPENR_TIM13LPEN_Pos) /*!< 0x00000080 */
  10268. #define RCC_APB1LPENR_TIM13LPEN RCC_APB1LPENR_TIM13LPEN_Msk
  10269. #define RCC_APB1LPENR_TIM14LPEN_Pos (8U)
  10270. #define RCC_APB1LPENR_TIM14LPEN_Msk (0x1U << RCC_APB1LPENR_TIM14LPEN_Pos) /*!< 0x00000100 */
  10271. #define RCC_APB1LPENR_TIM14LPEN RCC_APB1LPENR_TIM14LPEN_Msk
  10272. #define RCC_APB1LPENR_LPTIM1LPEN_Pos (9U)
  10273. #define RCC_APB1LPENR_LPTIM1LPEN_Msk (0x1U << RCC_APB1LPENR_LPTIM1LPEN_Pos) /*!< 0x00000200 */
  10274. #define RCC_APB1LPENR_LPTIM1LPEN RCC_APB1LPENR_LPTIM1LPEN_Msk
  10275. #define RCC_APB1LPENR_WWDGLPEN_Pos (11U)
  10276. #define RCC_APB1LPENR_WWDGLPEN_Msk (0x1U << RCC_APB1LPENR_WWDGLPEN_Pos) /*!< 0x00000800 */
  10277. #define RCC_APB1LPENR_WWDGLPEN RCC_APB1LPENR_WWDGLPEN_Msk
  10278. #define RCC_APB1LPENR_SPI2LPEN_Pos (14U)
  10279. #define RCC_APB1LPENR_SPI2LPEN_Msk (0x1U << RCC_APB1LPENR_SPI2LPEN_Pos) /*!< 0x00004000 */
  10280. #define RCC_APB1LPENR_SPI2LPEN RCC_APB1LPENR_SPI2LPEN_Msk
  10281. #define RCC_APB1LPENR_SPI3LPEN_Pos (15U)
  10282. #define RCC_APB1LPENR_SPI3LPEN_Msk (0x1U << RCC_APB1LPENR_SPI3LPEN_Pos) /*!< 0x00008000 */
  10283. #define RCC_APB1LPENR_SPI3LPEN RCC_APB1LPENR_SPI3LPEN_Msk
  10284. #define RCC_APB1LPENR_SPDIFRXLPEN_Pos (16U)
  10285. #define RCC_APB1LPENR_SPDIFRXLPEN_Msk (0x1U << RCC_APB1LPENR_SPDIFRXLPEN_Pos) /*!< 0x00010000 */
  10286. #define RCC_APB1LPENR_SPDIFRXLPEN RCC_APB1LPENR_SPDIFRXLPEN_Msk
  10287. #define RCC_APB1LPENR_USART2LPEN_Pos (17U)
  10288. #define RCC_APB1LPENR_USART2LPEN_Msk (0x1U << RCC_APB1LPENR_USART2LPEN_Pos) /*!< 0x00020000 */
  10289. #define RCC_APB1LPENR_USART2LPEN RCC_APB1LPENR_USART2LPEN_Msk
  10290. #define RCC_APB1LPENR_USART3LPEN_Pos (18U)
  10291. #define RCC_APB1LPENR_USART3LPEN_Msk (0x1U << RCC_APB1LPENR_USART3LPEN_Pos) /*!< 0x00040000 */
  10292. #define RCC_APB1LPENR_USART3LPEN RCC_APB1LPENR_USART3LPEN_Msk
  10293. #define RCC_APB1LPENR_UART4LPEN_Pos (19U)
  10294. #define RCC_APB1LPENR_UART4LPEN_Msk (0x1U << RCC_APB1LPENR_UART4LPEN_Pos) /*!< 0x00080000 */
  10295. #define RCC_APB1LPENR_UART4LPEN RCC_APB1LPENR_UART4LPEN_Msk
  10296. #define RCC_APB1LPENR_UART5LPEN_Pos (20U)
  10297. #define RCC_APB1LPENR_UART5LPEN_Msk (0x1U << RCC_APB1LPENR_UART5LPEN_Pos) /*!< 0x00100000 */
  10298. #define RCC_APB1LPENR_UART5LPEN RCC_APB1LPENR_UART5LPEN_Msk
  10299. #define RCC_APB1LPENR_I2C1LPEN_Pos (21U)
  10300. #define RCC_APB1LPENR_I2C1LPEN_Msk (0x1U << RCC_APB1LPENR_I2C1LPEN_Pos) /*!< 0x00200000 */
  10301. #define RCC_APB1LPENR_I2C1LPEN RCC_APB1LPENR_I2C1LPEN_Msk
  10302. #define RCC_APB1LPENR_I2C2LPEN_Pos (22U)
  10303. #define RCC_APB1LPENR_I2C2LPEN_Msk (0x1U << RCC_APB1LPENR_I2C2LPEN_Pos) /*!< 0x00400000 */
  10304. #define RCC_APB1LPENR_I2C2LPEN RCC_APB1LPENR_I2C2LPEN_Msk
  10305. #define RCC_APB1LPENR_I2C3LPEN_Pos (23U)
  10306. #define RCC_APB1LPENR_I2C3LPEN_Msk (0x1U << RCC_APB1LPENR_I2C3LPEN_Pos) /*!< 0x00800000 */
  10307. #define RCC_APB1LPENR_I2C3LPEN RCC_APB1LPENR_I2C3LPEN_Msk
  10308. #define RCC_APB1LPENR_I2C4LPEN_Pos (24U)
  10309. #define RCC_APB1LPENR_I2C4LPEN_Msk (0x1U << RCC_APB1LPENR_I2C4LPEN_Pos) /*!< 0x01000000 */
  10310. #define RCC_APB1LPENR_I2C4LPEN RCC_APB1LPENR_I2C4LPEN_Msk
  10311. #define RCC_APB1LPENR_CAN1LPEN_Pos (25U)
  10312. #define RCC_APB1LPENR_CAN1LPEN_Msk (0x1U << RCC_APB1LPENR_CAN1LPEN_Pos) /*!< 0x02000000 */
  10313. #define RCC_APB1LPENR_CAN1LPEN RCC_APB1LPENR_CAN1LPEN_Msk
  10314. #define RCC_APB1LPENR_CAN2LPEN_Pos (26U)
  10315. #define RCC_APB1LPENR_CAN2LPEN_Msk (0x1U << RCC_APB1LPENR_CAN2LPEN_Pos) /*!< 0x04000000 */
  10316. #define RCC_APB1LPENR_CAN2LPEN RCC_APB1LPENR_CAN2LPEN_Msk
  10317. #define RCC_APB1LPENR_CECLPEN_Pos (27U)
  10318. #define RCC_APB1LPENR_CECLPEN_Msk (0x1U << RCC_APB1LPENR_CECLPEN_Pos) /*!< 0x08000000 */
  10319. #define RCC_APB1LPENR_CECLPEN RCC_APB1LPENR_CECLPEN_Msk
  10320. #define RCC_APB1LPENR_PWRLPEN_Pos (28U)
  10321. #define RCC_APB1LPENR_PWRLPEN_Msk (0x1U << RCC_APB1LPENR_PWRLPEN_Pos) /*!< 0x10000000 */
  10322. #define RCC_APB1LPENR_PWRLPEN RCC_APB1LPENR_PWRLPEN_Msk
  10323. #define RCC_APB1LPENR_DACLPEN_Pos (29U)
  10324. #define RCC_APB1LPENR_DACLPEN_Msk (0x1U << RCC_APB1LPENR_DACLPEN_Pos) /*!< 0x20000000 */
  10325. #define RCC_APB1LPENR_DACLPEN RCC_APB1LPENR_DACLPEN_Msk
  10326. #define RCC_APB1LPENR_UART7LPEN_Pos (30U)
  10327. #define RCC_APB1LPENR_UART7LPEN_Msk (0x1U << RCC_APB1LPENR_UART7LPEN_Pos) /*!< 0x40000000 */
  10328. #define RCC_APB1LPENR_UART7LPEN RCC_APB1LPENR_UART7LPEN_Msk
  10329. #define RCC_APB1LPENR_UART8LPEN_Pos (31U)
  10330. #define RCC_APB1LPENR_UART8LPEN_Msk (0x1U << RCC_APB1LPENR_UART8LPEN_Pos) /*!< 0x80000000 */
  10331. #define RCC_APB1LPENR_UART8LPEN RCC_APB1LPENR_UART8LPEN_Msk
  10332. /******************** Bit definition for RCC_APB2LPENR register *************/
  10333. #define RCC_APB2LPENR_TIM1LPEN_Pos (0U)
  10334. #define RCC_APB2LPENR_TIM1LPEN_Msk (0x1U << RCC_APB2LPENR_TIM1LPEN_Pos) /*!< 0x00000001 */
  10335. #define RCC_APB2LPENR_TIM1LPEN RCC_APB2LPENR_TIM1LPEN_Msk
  10336. #define RCC_APB2LPENR_TIM8LPEN_Pos (1U)
  10337. #define RCC_APB2LPENR_TIM8LPEN_Msk (0x1U << RCC_APB2LPENR_TIM8LPEN_Pos) /*!< 0x00000002 */
  10338. #define RCC_APB2LPENR_TIM8LPEN RCC_APB2LPENR_TIM8LPEN_Msk
  10339. #define RCC_APB2LPENR_USART1LPEN_Pos (4U)
  10340. #define RCC_APB2LPENR_USART1LPEN_Msk (0x1U << RCC_APB2LPENR_USART1LPEN_Pos) /*!< 0x00000010 */
  10341. #define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk
  10342. #define RCC_APB2LPENR_USART6LPEN_Pos (5U)
  10343. #define RCC_APB2LPENR_USART6LPEN_Msk (0x1U << RCC_APB2LPENR_USART6LPEN_Pos) /*!< 0x00000020 */
  10344. #define RCC_APB2LPENR_USART6LPEN RCC_APB2LPENR_USART6LPEN_Msk
  10345. #define RCC_APB2LPENR_ADC1LPEN_Pos (8U)
  10346. #define RCC_APB2LPENR_ADC1LPEN_Msk (0x1U << RCC_APB2LPENR_ADC1LPEN_Pos) /*!< 0x00000100 */
  10347. #define RCC_APB2LPENR_ADC1LPEN RCC_APB2LPENR_ADC1LPEN_Msk
  10348. #define RCC_APB2LPENR_ADC2LPEN_Pos (9U)
  10349. #define RCC_APB2LPENR_ADC2LPEN_Msk (0x1U << RCC_APB2LPENR_ADC2LPEN_Pos) /*!< 0x00000200 */
  10350. #define RCC_APB2LPENR_ADC2LPEN RCC_APB2LPENR_ADC2LPEN_Msk
  10351. #define RCC_APB2LPENR_ADC3LPEN_Pos (10U)
  10352. #define RCC_APB2LPENR_ADC3LPEN_Msk (0x1U << RCC_APB2LPENR_ADC3LPEN_Pos) /*!< 0x00000400 */
  10353. #define RCC_APB2LPENR_ADC3LPEN RCC_APB2LPENR_ADC3LPEN_Msk
  10354. #define RCC_APB2LPENR_SDMMC1LPEN_Pos (11U)
  10355. #define RCC_APB2LPENR_SDMMC1LPEN_Msk (0x1U << RCC_APB2LPENR_SDMMC1LPEN_Pos) /*!< 0x00000800 */
  10356. #define RCC_APB2LPENR_SDMMC1LPEN RCC_APB2LPENR_SDMMC1LPEN_Msk
  10357. #define RCC_APB2LPENR_SPI1LPEN_Pos (12U)
  10358. #define RCC_APB2LPENR_SPI1LPEN_Msk (0x1U << RCC_APB2LPENR_SPI1LPEN_Pos) /*!< 0x00001000 */
  10359. #define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk
  10360. #define RCC_APB2LPENR_SPI4LPEN_Pos (13U)
  10361. #define RCC_APB2LPENR_SPI4LPEN_Msk (0x1U << RCC_APB2LPENR_SPI4LPEN_Pos) /*!< 0x00002000 */
  10362. #define RCC_APB2LPENR_SPI4LPEN RCC_APB2LPENR_SPI4LPEN_Msk
  10363. #define RCC_APB2LPENR_SYSCFGLPEN_Pos (14U)
  10364. #define RCC_APB2LPENR_SYSCFGLPEN_Msk (0x1U << RCC_APB2LPENR_SYSCFGLPEN_Pos) /*!< 0x00004000 */
  10365. #define RCC_APB2LPENR_SYSCFGLPEN RCC_APB2LPENR_SYSCFGLPEN_Msk
  10366. #define RCC_APB2LPENR_TIM9LPEN_Pos (16U)
  10367. #define RCC_APB2LPENR_TIM9LPEN_Msk (0x1U << RCC_APB2LPENR_TIM9LPEN_Pos) /*!< 0x00010000 */
  10368. #define RCC_APB2LPENR_TIM9LPEN RCC_APB2LPENR_TIM9LPEN_Msk
  10369. #define RCC_APB2LPENR_TIM10LPEN_Pos (17U)
  10370. #define RCC_APB2LPENR_TIM10LPEN_Msk (0x1U << RCC_APB2LPENR_TIM10LPEN_Pos) /*!< 0x00020000 */
  10371. #define RCC_APB2LPENR_TIM10LPEN RCC_APB2LPENR_TIM10LPEN_Msk
  10372. #define RCC_APB2LPENR_TIM11LPEN_Pos (18U)
  10373. #define RCC_APB2LPENR_TIM11LPEN_Msk (0x1U << RCC_APB2LPENR_TIM11LPEN_Pos) /*!< 0x00040000 */
  10374. #define RCC_APB2LPENR_TIM11LPEN RCC_APB2LPENR_TIM11LPEN_Msk
  10375. #define RCC_APB2LPENR_SPI5LPEN_Pos (20U)
  10376. #define RCC_APB2LPENR_SPI5LPEN_Msk (0x1U << RCC_APB2LPENR_SPI5LPEN_Pos) /*!< 0x00100000 */
  10377. #define RCC_APB2LPENR_SPI5LPEN RCC_APB2LPENR_SPI5LPEN_Msk
  10378. #define RCC_APB2LPENR_SPI6LPEN_Pos (21U)
  10379. #define RCC_APB2LPENR_SPI6LPEN_Msk (0x1U << RCC_APB2LPENR_SPI6LPEN_Pos) /*!< 0x00200000 */
  10380. #define RCC_APB2LPENR_SPI6LPEN RCC_APB2LPENR_SPI6LPEN_Msk
  10381. #define RCC_APB2LPENR_SAI1LPEN_Pos (22U)
  10382. #define RCC_APB2LPENR_SAI1LPEN_Msk (0x1U << RCC_APB2LPENR_SAI1LPEN_Pos) /*!< 0x00400000 */
  10383. #define RCC_APB2LPENR_SAI1LPEN RCC_APB2LPENR_SAI1LPEN_Msk
  10384. #define RCC_APB2LPENR_SAI2LPEN_Pos (23U)
  10385. #define RCC_APB2LPENR_SAI2LPEN_Msk (0x1U << RCC_APB2LPENR_SAI2LPEN_Pos) /*!< 0x00800000 */
  10386. #define RCC_APB2LPENR_SAI2LPEN RCC_APB2LPENR_SAI2LPEN_Msk
  10387. #define RCC_APB2LPENR_LTDCLPEN_Pos (26U)
  10388. #define RCC_APB2LPENR_LTDCLPEN_Msk (0x1U << RCC_APB2LPENR_LTDCLPEN_Pos) /*!< 0x04000000 */
  10389. #define RCC_APB2LPENR_LTDCLPEN RCC_APB2LPENR_LTDCLPEN_Msk
  10390. /******************** Bit definition for RCC_BDCR register ******************/
  10391. #define RCC_BDCR_LSEON_Pos (0U)
  10392. #define RCC_BDCR_LSEON_Msk (0x1U << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  10393. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
  10394. #define RCC_BDCR_LSERDY_Pos (1U)
  10395. #define RCC_BDCR_LSERDY_Msk (0x1U << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  10396. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
  10397. #define RCC_BDCR_LSEBYP_Pos (2U)
  10398. #define RCC_BDCR_LSEBYP_Msk (0x1U << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  10399. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
  10400. #define RCC_BDCR_LSEDRV_Pos (3U)
  10401. #define RCC_BDCR_LSEDRV_Msk (0x3U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
  10402. #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
  10403. #define RCC_BDCR_LSEDRV_0 (0x1U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
  10404. #define RCC_BDCR_LSEDRV_1 (0x2U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
  10405. #define RCC_BDCR_RTCSEL_Pos (8U)
  10406. #define RCC_BDCR_RTCSEL_Msk (0x3U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  10407. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
  10408. #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  10409. #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  10410. #define RCC_BDCR_RTCEN_Pos (15U)
  10411. #define RCC_BDCR_RTCEN_Msk (0x1U << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  10412. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
  10413. #define RCC_BDCR_BDRST_Pos (16U)
  10414. #define RCC_BDCR_BDRST_Msk (0x1U << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  10415. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
  10416. /******************** Bit definition for RCC_CSR register *******************/
  10417. #define RCC_CSR_LSION_Pos (0U)
  10418. #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  10419. #define RCC_CSR_LSION RCC_CSR_LSION_Msk
  10420. #define RCC_CSR_LSIRDY_Pos (1U)
  10421. #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  10422. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
  10423. #define RCC_CSR_RMVF_Pos (24U)
  10424. #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */
  10425. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
  10426. #define RCC_CSR_BORRSTF_Pos (25U)
  10427. #define RCC_CSR_BORRSTF_Msk (0x1U << RCC_CSR_BORRSTF_Pos) /*!< 0x02000000 */
  10428. #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk
  10429. #define RCC_CSR_PINRSTF_Pos (26U)
  10430. #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  10431. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
  10432. #define RCC_CSR_PORRSTF_Pos (27U)
  10433. #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
  10434. #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk
  10435. #define RCC_CSR_SFTRSTF_Pos (28U)
  10436. #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  10437. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
  10438. #define RCC_CSR_IWDGRSTF_Pos (29U)
  10439. #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  10440. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
  10441. #define RCC_CSR_WWDGRSTF_Pos (30U)
  10442. #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  10443. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
  10444. #define RCC_CSR_LPWRRSTF_Pos (31U)
  10445. #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  10446. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
  10447. /******************** Bit definition for RCC_SSCGR register *****************/
  10448. #define RCC_SSCGR_MODPER_Pos (0U)
  10449. #define RCC_SSCGR_MODPER_Msk (0x1FFFU << RCC_SSCGR_MODPER_Pos) /*!< 0x00001FFF */
  10450. #define RCC_SSCGR_MODPER RCC_SSCGR_MODPER_Msk
  10451. #define RCC_SSCGR_INCSTEP_Pos (13U)
  10452. #define RCC_SSCGR_INCSTEP_Msk (0x7FFFU << RCC_SSCGR_INCSTEP_Pos) /*!< 0x0FFFE000 */
  10453. #define RCC_SSCGR_INCSTEP RCC_SSCGR_INCSTEP_Msk
  10454. #define RCC_SSCGR_SPREADSEL_Pos (30U)
  10455. #define RCC_SSCGR_SPREADSEL_Msk (0x1U << RCC_SSCGR_SPREADSEL_Pos) /*!< 0x40000000 */
  10456. #define RCC_SSCGR_SPREADSEL RCC_SSCGR_SPREADSEL_Msk
  10457. #define RCC_SSCGR_SSCGEN_Pos (31U)
  10458. #define RCC_SSCGR_SSCGEN_Msk (0x1U << RCC_SSCGR_SSCGEN_Pos) /*!< 0x80000000 */
  10459. #define RCC_SSCGR_SSCGEN RCC_SSCGR_SSCGEN_Msk
  10460. /******************** Bit definition for RCC_PLLI2SCFGR register ************/
  10461. #define RCC_PLLI2SCFGR_PLLI2SN_Pos (6U)
  10462. #define RCC_PLLI2SCFGR_PLLI2SN_Msk (0x1FFU << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00007FC0 */
  10463. #define RCC_PLLI2SCFGR_PLLI2SN RCC_PLLI2SCFGR_PLLI2SN_Msk
  10464. #define RCC_PLLI2SCFGR_PLLI2SN_0 (0x001U << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000040 */
  10465. #define RCC_PLLI2SCFGR_PLLI2SN_1 (0x002U << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000080 */
  10466. #define RCC_PLLI2SCFGR_PLLI2SN_2 (0x004U << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000100 */
  10467. #define RCC_PLLI2SCFGR_PLLI2SN_3 (0x008U << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000200 */
  10468. #define RCC_PLLI2SCFGR_PLLI2SN_4 (0x010U << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000400 */
  10469. #define RCC_PLLI2SCFGR_PLLI2SN_5 (0x020U << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000800 */
  10470. #define RCC_PLLI2SCFGR_PLLI2SN_6 (0x040U << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00001000 */
  10471. #define RCC_PLLI2SCFGR_PLLI2SN_7 (0x080U << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00002000 */
  10472. #define RCC_PLLI2SCFGR_PLLI2SN_8 (0x100U << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00004000 */
  10473. #define RCC_PLLI2SCFGR_PLLI2SP_Pos (16U)
  10474. #define RCC_PLLI2SCFGR_PLLI2SP_Msk (0x3U << RCC_PLLI2SCFGR_PLLI2SP_Pos) /*!< 0x00030000 */
  10475. #define RCC_PLLI2SCFGR_PLLI2SP RCC_PLLI2SCFGR_PLLI2SP_Msk
  10476. #define RCC_PLLI2SCFGR_PLLI2SP_0 (0x1U << RCC_PLLI2SCFGR_PLLI2SP_Pos) /*!< 0x00010000 */
  10477. #define RCC_PLLI2SCFGR_PLLI2SP_1 (0x2U << RCC_PLLI2SCFGR_PLLI2SP_Pos) /*!< 0x00020000 */
  10478. #define RCC_PLLI2SCFGR_PLLI2SQ_Pos (24U)
  10479. #define RCC_PLLI2SCFGR_PLLI2SQ_Msk (0xFU << RCC_PLLI2SCFGR_PLLI2SQ_Pos) /*!< 0x0F000000 */
  10480. #define RCC_PLLI2SCFGR_PLLI2SQ RCC_PLLI2SCFGR_PLLI2SQ_Msk
  10481. #define RCC_PLLI2SCFGR_PLLI2SQ_0 (0x1U << RCC_PLLI2SCFGR_PLLI2SQ_Pos) /*!< 0x01000000 */
  10482. #define RCC_PLLI2SCFGR_PLLI2SQ_1 (0x2U << RCC_PLLI2SCFGR_PLLI2SQ_Pos) /*!< 0x02000000 */
  10483. #define RCC_PLLI2SCFGR_PLLI2SQ_2 (0x4U << RCC_PLLI2SCFGR_PLLI2SQ_Pos) /*!< 0x04000000 */
  10484. #define RCC_PLLI2SCFGR_PLLI2SQ_3 (0x8U << RCC_PLLI2SCFGR_PLLI2SQ_Pos) /*!< 0x08000000 */
  10485. #define RCC_PLLI2SCFGR_PLLI2SR_Pos (28U)
  10486. #define RCC_PLLI2SCFGR_PLLI2SR_Msk (0x7U << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x70000000 */
  10487. #define RCC_PLLI2SCFGR_PLLI2SR RCC_PLLI2SCFGR_PLLI2SR_Msk
  10488. #define RCC_PLLI2SCFGR_PLLI2SR_0 (0x1U << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x10000000 */
  10489. #define RCC_PLLI2SCFGR_PLLI2SR_1 (0x2U << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x20000000 */
  10490. #define RCC_PLLI2SCFGR_PLLI2SR_2 (0x4U << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x40000000 */
  10491. /******************** Bit definition for RCC_PLLSAICFGR register ************/
  10492. #define RCC_PLLSAICFGR_PLLSAIN_Pos (6U)
  10493. #define RCC_PLLSAICFGR_PLLSAIN_Msk (0x1FFU << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00007FC0 */
  10494. #define RCC_PLLSAICFGR_PLLSAIN RCC_PLLSAICFGR_PLLSAIN_Msk
  10495. #define RCC_PLLSAICFGR_PLLSAIN_0 (0x001U << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000040 */
  10496. #define RCC_PLLSAICFGR_PLLSAIN_1 (0x002U << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000080 */
  10497. #define RCC_PLLSAICFGR_PLLSAIN_2 (0x004U << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000100 */
  10498. #define RCC_PLLSAICFGR_PLLSAIN_3 (0x008U << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000200 */
  10499. #define RCC_PLLSAICFGR_PLLSAIN_4 (0x010U << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000400 */
  10500. #define RCC_PLLSAICFGR_PLLSAIN_5 (0x020U << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00000800 */
  10501. #define RCC_PLLSAICFGR_PLLSAIN_6 (0x040U << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00001000 */
  10502. #define RCC_PLLSAICFGR_PLLSAIN_7 (0x080U << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00002000 */
  10503. #define RCC_PLLSAICFGR_PLLSAIN_8 (0x100U << RCC_PLLSAICFGR_PLLSAIN_Pos) /*!< 0x00004000 */
  10504. #define RCC_PLLSAICFGR_PLLSAIP_Pos (16U)
  10505. #define RCC_PLLSAICFGR_PLLSAIP_Msk (0x3U << RCC_PLLSAICFGR_PLLSAIP_Pos) /*!< 0x00030000 */
  10506. #define RCC_PLLSAICFGR_PLLSAIP RCC_PLLSAICFGR_PLLSAIP_Msk
  10507. #define RCC_PLLSAICFGR_PLLSAIP_0 (0x1U << RCC_PLLSAICFGR_PLLSAIP_Pos) /*!< 0x00010000 */
  10508. #define RCC_PLLSAICFGR_PLLSAIP_1 (0x2U << RCC_PLLSAICFGR_PLLSAIP_Pos) /*!< 0x00020000 */
  10509. #define RCC_PLLSAICFGR_PLLSAIQ_Pos (24U)
  10510. #define RCC_PLLSAICFGR_PLLSAIQ_Msk (0xFU << RCC_PLLSAICFGR_PLLSAIQ_Pos) /*!< 0x0F000000 */
  10511. #define RCC_PLLSAICFGR_PLLSAIQ RCC_PLLSAICFGR_PLLSAIQ_Msk
  10512. #define RCC_PLLSAICFGR_PLLSAIQ_0 (0x1U << RCC_PLLSAICFGR_PLLSAIQ_Pos) /*!< 0x01000000 */
  10513. #define RCC_PLLSAICFGR_PLLSAIQ_1 (0x2U << RCC_PLLSAICFGR_PLLSAIQ_Pos) /*!< 0x02000000 */
  10514. #define RCC_PLLSAICFGR_PLLSAIQ_2 (0x4U << RCC_PLLSAICFGR_PLLSAIQ_Pos) /*!< 0x04000000 */
  10515. #define RCC_PLLSAICFGR_PLLSAIQ_3 (0x8U << RCC_PLLSAICFGR_PLLSAIQ_Pos) /*!< 0x08000000 */
  10516. #define RCC_PLLSAICFGR_PLLSAIR_Pos (28U)
  10517. #define RCC_PLLSAICFGR_PLLSAIR_Msk (0x7U << RCC_PLLSAICFGR_PLLSAIR_Pos) /*!< 0x70000000 */
  10518. #define RCC_PLLSAICFGR_PLLSAIR RCC_PLLSAICFGR_PLLSAIR_Msk
  10519. #define RCC_PLLSAICFGR_PLLSAIR_0 (0x1U << RCC_PLLSAICFGR_PLLSAIR_Pos) /*!< 0x10000000 */
  10520. #define RCC_PLLSAICFGR_PLLSAIR_1 (0x2U << RCC_PLLSAICFGR_PLLSAIR_Pos) /*!< 0x20000000 */
  10521. #define RCC_PLLSAICFGR_PLLSAIR_2 (0x4U << RCC_PLLSAICFGR_PLLSAIR_Pos) /*!< 0x40000000 */
  10522. /******************** Bit definition for RCC_DCKCFGR1 register ***************/
  10523. #define RCC_DCKCFGR1_PLLI2SDIVQ_Pos (0U)
  10524. #define RCC_DCKCFGR1_PLLI2SDIVQ_Msk (0x1FU << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x0000001F */
  10525. #define RCC_DCKCFGR1_PLLI2SDIVQ RCC_DCKCFGR1_PLLI2SDIVQ_Msk
  10526. #define RCC_DCKCFGR1_PLLI2SDIVQ_0 (0x01U << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x00000001 */
  10527. #define RCC_DCKCFGR1_PLLI2SDIVQ_1 (0x02U << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x00000002 */
  10528. #define RCC_DCKCFGR1_PLLI2SDIVQ_2 (0x04U << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x00000004 */
  10529. #define RCC_DCKCFGR1_PLLI2SDIVQ_3 (0x08U << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x00000008 */
  10530. #define RCC_DCKCFGR1_PLLI2SDIVQ_4 (0x10U << RCC_DCKCFGR1_PLLI2SDIVQ_Pos) /*!< 0x00000010 */
  10531. #define RCC_DCKCFGR1_PLLSAIDIVQ_Pos (8U)
  10532. #define RCC_DCKCFGR1_PLLSAIDIVQ_Msk (0x1FU << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00001F00 */
  10533. #define RCC_DCKCFGR1_PLLSAIDIVQ RCC_DCKCFGR1_PLLSAIDIVQ_Msk
  10534. #define RCC_DCKCFGR1_PLLSAIDIVQ_0 (0x01U << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00000100 */
  10535. #define RCC_DCKCFGR1_PLLSAIDIVQ_1 (0x02U << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00000200 */
  10536. #define RCC_DCKCFGR1_PLLSAIDIVQ_2 (0x04U << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00000400 */
  10537. #define RCC_DCKCFGR1_PLLSAIDIVQ_3 (0x08U << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00000800 */
  10538. #define RCC_DCKCFGR1_PLLSAIDIVQ_4 (0x10U << RCC_DCKCFGR1_PLLSAIDIVQ_Pos) /*!< 0x00001000 */
  10539. #define RCC_DCKCFGR1_PLLSAIDIVR_Pos (16U)
  10540. #define RCC_DCKCFGR1_PLLSAIDIVR_Msk (0x3U << RCC_DCKCFGR1_PLLSAIDIVR_Pos) /*!< 0x00030000 */
  10541. #define RCC_DCKCFGR1_PLLSAIDIVR RCC_DCKCFGR1_PLLSAIDIVR_Msk
  10542. #define RCC_DCKCFGR1_PLLSAIDIVR_0 (0x1U << RCC_DCKCFGR1_PLLSAIDIVR_Pos) /*!< 0x00010000 */
  10543. #define RCC_DCKCFGR1_PLLSAIDIVR_1 (0x2U << RCC_DCKCFGR1_PLLSAIDIVR_Pos) /*!< 0x00020000 */
  10544. #define RCC_DCKCFGR1_SAI1SEL_Pos (20U)
  10545. #define RCC_DCKCFGR1_SAI1SEL_Msk (0x3U << RCC_DCKCFGR1_SAI1SEL_Pos) /*!< 0x00300000 */
  10546. #define RCC_DCKCFGR1_SAI1SEL RCC_DCKCFGR1_SAI1SEL_Msk
  10547. #define RCC_DCKCFGR1_SAI1SEL_0 (0x1U << RCC_DCKCFGR1_SAI1SEL_Pos) /*!< 0x00100000 */
  10548. #define RCC_DCKCFGR1_SAI1SEL_1 (0x2U << RCC_DCKCFGR1_SAI1SEL_Pos) /*!< 0x00200000 */
  10549. #define RCC_DCKCFGR1_SAI2SEL_Pos (22U)
  10550. #define RCC_DCKCFGR1_SAI2SEL_Msk (0x3U << RCC_DCKCFGR1_SAI2SEL_Pos) /*!< 0x00C00000 */
  10551. #define RCC_DCKCFGR1_SAI2SEL RCC_DCKCFGR1_SAI2SEL_Msk
  10552. #define RCC_DCKCFGR1_SAI2SEL_0 (0x1U << RCC_DCKCFGR1_SAI2SEL_Pos) /*!< 0x00400000 */
  10553. #define RCC_DCKCFGR1_SAI2SEL_1 (0x2U << RCC_DCKCFGR1_SAI2SEL_Pos) /*!< 0x00800000 */
  10554. #define RCC_DCKCFGR1_TIMPRE_Pos (24U)
  10555. #define RCC_DCKCFGR1_TIMPRE_Msk (0x1U << RCC_DCKCFGR1_TIMPRE_Pos) /*!< 0x01000000 */
  10556. #define RCC_DCKCFGR1_TIMPRE RCC_DCKCFGR1_TIMPRE_Msk
  10557. /******************** Bit definition for RCC_DCKCFGR2 register ***************/
  10558. #define RCC_DCKCFGR2_USART1SEL_Pos (0U)
  10559. #define RCC_DCKCFGR2_USART1SEL_Msk (0x3U << RCC_DCKCFGR2_USART1SEL_Pos) /*!< 0x00000003 */
  10560. #define RCC_DCKCFGR2_USART1SEL RCC_DCKCFGR2_USART1SEL_Msk
  10561. #define RCC_DCKCFGR2_USART1SEL_0 (0x1U << RCC_DCKCFGR2_USART1SEL_Pos) /*!< 0x00000001 */
  10562. #define RCC_DCKCFGR2_USART1SEL_1 (0x2U << RCC_DCKCFGR2_USART1SEL_Pos) /*!< 0x00000002 */
  10563. #define RCC_DCKCFGR2_USART2SEL_Pos (2U)
  10564. #define RCC_DCKCFGR2_USART2SEL_Msk (0x3U << RCC_DCKCFGR2_USART2SEL_Pos) /*!< 0x0000000C */
  10565. #define RCC_DCKCFGR2_USART2SEL RCC_DCKCFGR2_USART2SEL_Msk
  10566. #define RCC_DCKCFGR2_USART2SEL_0 (0x1U << RCC_DCKCFGR2_USART2SEL_Pos) /*!< 0x00000004 */
  10567. #define RCC_DCKCFGR2_USART2SEL_1 (0x2U << RCC_DCKCFGR2_USART2SEL_Pos) /*!< 0x00000008 */
  10568. #define RCC_DCKCFGR2_USART3SEL_Pos (4U)
  10569. #define RCC_DCKCFGR2_USART3SEL_Msk (0x3U << RCC_DCKCFGR2_USART3SEL_Pos) /*!< 0x00000030 */
  10570. #define RCC_DCKCFGR2_USART3SEL RCC_DCKCFGR2_USART3SEL_Msk
  10571. #define RCC_DCKCFGR2_USART3SEL_0 (0x1U << RCC_DCKCFGR2_USART3SEL_Pos) /*!< 0x00000010 */
  10572. #define RCC_DCKCFGR2_USART3SEL_1 (0x2U << RCC_DCKCFGR2_USART3SEL_Pos) /*!< 0x00000020 */
  10573. #define RCC_DCKCFGR2_UART4SEL_Pos (6U)
  10574. #define RCC_DCKCFGR2_UART4SEL_Msk (0x3U << RCC_DCKCFGR2_UART4SEL_Pos) /*!< 0x000000C0 */
  10575. #define RCC_DCKCFGR2_UART4SEL RCC_DCKCFGR2_UART4SEL_Msk
  10576. #define RCC_DCKCFGR2_UART4SEL_0 (0x1U << RCC_DCKCFGR2_UART4SEL_Pos) /*!< 0x00000040 */
  10577. #define RCC_DCKCFGR2_UART4SEL_1 (0x2U << RCC_DCKCFGR2_UART4SEL_Pos) /*!< 0x00000080 */
  10578. #define RCC_DCKCFGR2_UART5SEL_Pos (8U)
  10579. #define RCC_DCKCFGR2_UART5SEL_Msk (0x3U << RCC_DCKCFGR2_UART5SEL_Pos) /*!< 0x00000300 */
  10580. #define RCC_DCKCFGR2_UART5SEL RCC_DCKCFGR2_UART5SEL_Msk
  10581. #define RCC_DCKCFGR2_UART5SEL_0 (0x1U << RCC_DCKCFGR2_UART5SEL_Pos) /*!< 0x00000100 */
  10582. #define RCC_DCKCFGR2_UART5SEL_1 (0x2U << RCC_DCKCFGR2_UART5SEL_Pos) /*!< 0x00000200 */
  10583. #define RCC_DCKCFGR2_USART6SEL_Pos (10U)
  10584. #define RCC_DCKCFGR2_USART6SEL_Msk (0x3U << RCC_DCKCFGR2_USART6SEL_Pos) /*!< 0x00000C00 */
  10585. #define RCC_DCKCFGR2_USART6SEL RCC_DCKCFGR2_USART6SEL_Msk
  10586. #define RCC_DCKCFGR2_USART6SEL_0 (0x1U << RCC_DCKCFGR2_USART6SEL_Pos) /*!< 0x00000400 */
  10587. #define RCC_DCKCFGR2_USART6SEL_1 (0x2U << RCC_DCKCFGR2_USART6SEL_Pos) /*!< 0x00000800 */
  10588. #define RCC_DCKCFGR2_UART7SEL_Pos (12U)
  10589. #define RCC_DCKCFGR2_UART7SEL_Msk (0x3U << RCC_DCKCFGR2_UART7SEL_Pos) /*!< 0x00003000 */
  10590. #define RCC_DCKCFGR2_UART7SEL RCC_DCKCFGR2_UART7SEL_Msk
  10591. #define RCC_DCKCFGR2_UART7SEL_0 (0x1U << RCC_DCKCFGR2_UART7SEL_Pos) /*!< 0x00001000 */
  10592. #define RCC_DCKCFGR2_UART7SEL_1 (0x2U << RCC_DCKCFGR2_UART7SEL_Pos) /*!< 0x00002000 */
  10593. #define RCC_DCKCFGR2_UART8SEL_Pos (14U)
  10594. #define RCC_DCKCFGR2_UART8SEL_Msk (0x3U << RCC_DCKCFGR2_UART8SEL_Pos) /*!< 0x0000C000 */
  10595. #define RCC_DCKCFGR2_UART8SEL RCC_DCKCFGR2_UART8SEL_Msk
  10596. #define RCC_DCKCFGR2_UART8SEL_0 (0x1U << RCC_DCKCFGR2_UART8SEL_Pos) /*!< 0x00004000 */
  10597. #define RCC_DCKCFGR2_UART8SEL_1 (0x2U << RCC_DCKCFGR2_UART8SEL_Pos) /*!< 0x00008000 */
  10598. #define RCC_DCKCFGR2_I2C1SEL_Pos (16U)
  10599. #define RCC_DCKCFGR2_I2C1SEL_Msk (0x3U << RCC_DCKCFGR2_I2C1SEL_Pos) /*!< 0x00030000 */
  10600. #define RCC_DCKCFGR2_I2C1SEL RCC_DCKCFGR2_I2C1SEL_Msk
  10601. #define RCC_DCKCFGR2_I2C1SEL_0 (0x1U << RCC_DCKCFGR2_I2C1SEL_Pos) /*!< 0x00010000 */
  10602. #define RCC_DCKCFGR2_I2C1SEL_1 (0x2U << RCC_DCKCFGR2_I2C1SEL_Pos) /*!< 0x00020000 */
  10603. #define RCC_DCKCFGR2_I2C2SEL_Pos (18U)
  10604. #define RCC_DCKCFGR2_I2C2SEL_Msk (0x3U << RCC_DCKCFGR2_I2C2SEL_Pos) /*!< 0x000C0000 */
  10605. #define RCC_DCKCFGR2_I2C2SEL RCC_DCKCFGR2_I2C2SEL_Msk
  10606. #define RCC_DCKCFGR2_I2C2SEL_0 (0x1U << RCC_DCKCFGR2_I2C2SEL_Pos) /*!< 0x00040000 */
  10607. #define RCC_DCKCFGR2_I2C2SEL_1 (0x2U << RCC_DCKCFGR2_I2C2SEL_Pos) /*!< 0x00080000 */
  10608. #define RCC_DCKCFGR2_I2C3SEL_Pos (20U)
  10609. #define RCC_DCKCFGR2_I2C3SEL_Msk (0x3U << RCC_DCKCFGR2_I2C3SEL_Pos) /*!< 0x00300000 */
  10610. #define RCC_DCKCFGR2_I2C3SEL RCC_DCKCFGR2_I2C3SEL_Msk
  10611. #define RCC_DCKCFGR2_I2C3SEL_0 (0x1U << RCC_DCKCFGR2_I2C3SEL_Pos) /*!< 0x00100000 */
  10612. #define RCC_DCKCFGR2_I2C3SEL_1 (0x2U << RCC_DCKCFGR2_I2C3SEL_Pos) /*!< 0x00200000 */
  10613. #define RCC_DCKCFGR2_I2C4SEL_Pos (22U)
  10614. #define RCC_DCKCFGR2_I2C4SEL_Msk (0x3U << RCC_DCKCFGR2_I2C4SEL_Pos) /*!< 0x00C00000 */
  10615. #define RCC_DCKCFGR2_I2C4SEL RCC_DCKCFGR2_I2C4SEL_Msk
  10616. #define RCC_DCKCFGR2_I2C4SEL_0 (0x1U << RCC_DCKCFGR2_I2C4SEL_Pos) /*!< 0x00400000 */
  10617. #define RCC_DCKCFGR2_I2C4SEL_1 (0x2U << RCC_DCKCFGR2_I2C4SEL_Pos) /*!< 0x00800000 */
  10618. #define RCC_DCKCFGR2_LPTIM1SEL_Pos (24U)
  10619. #define RCC_DCKCFGR2_LPTIM1SEL_Msk (0x3U << RCC_DCKCFGR2_LPTIM1SEL_Pos) /*!< 0x03000000 */
  10620. #define RCC_DCKCFGR2_LPTIM1SEL RCC_DCKCFGR2_LPTIM1SEL_Msk
  10621. #define RCC_DCKCFGR2_LPTIM1SEL_0 (0x1U << RCC_DCKCFGR2_LPTIM1SEL_Pos) /*!< 0x01000000 */
  10622. #define RCC_DCKCFGR2_LPTIM1SEL_1 (0x2U << RCC_DCKCFGR2_LPTIM1SEL_Pos) /*!< 0x02000000 */
  10623. #define RCC_DCKCFGR2_CECSEL_Pos (26U)
  10624. #define RCC_DCKCFGR2_CECSEL_Msk (0x1U << RCC_DCKCFGR2_CECSEL_Pos) /*!< 0x04000000 */
  10625. #define RCC_DCKCFGR2_CECSEL RCC_DCKCFGR2_CECSEL_Msk
  10626. #define RCC_DCKCFGR2_CK48MSEL_Pos (27U)
  10627. #define RCC_DCKCFGR2_CK48MSEL_Msk (0x1U << RCC_DCKCFGR2_CK48MSEL_Pos) /*!< 0x08000000 */
  10628. #define RCC_DCKCFGR2_CK48MSEL RCC_DCKCFGR2_CK48MSEL_Msk
  10629. #define RCC_DCKCFGR2_SDMMC1SEL_Pos (28U)
  10630. #define RCC_DCKCFGR2_SDMMC1SEL_Msk (0x1U << RCC_DCKCFGR2_SDMMC1SEL_Pos) /*!< 0x10000000 */
  10631. #define RCC_DCKCFGR2_SDMMC1SEL RCC_DCKCFGR2_SDMMC1SEL_Msk
  10632. /******************************************************************************/
  10633. /* */
  10634. /* RNG */
  10635. /* */
  10636. /******************************************************************************/
  10637. /******************** Bits definition for RNG_CR register *******************/
  10638. #define RNG_CR_RNGEN_Pos (2U)
  10639. #define RNG_CR_RNGEN_Msk (0x1U << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
  10640. #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
  10641. #define RNG_CR_IE_Pos (3U)
  10642. #define RNG_CR_IE_Msk (0x1U << RNG_CR_IE_Pos) /*!< 0x00000008 */
  10643. #define RNG_CR_IE RNG_CR_IE_Msk
  10644. /******************** Bits definition for RNG_SR register *******************/
  10645. #define RNG_SR_DRDY_Pos (0U)
  10646. #define RNG_SR_DRDY_Msk (0x1U << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
  10647. #define RNG_SR_DRDY RNG_SR_DRDY_Msk
  10648. #define RNG_SR_CECS_Pos (1U)
  10649. #define RNG_SR_CECS_Msk (0x1U << RNG_SR_CECS_Pos) /*!< 0x00000002 */
  10650. #define RNG_SR_CECS RNG_SR_CECS_Msk
  10651. #define RNG_SR_SECS_Pos (2U)
  10652. #define RNG_SR_SECS_Msk (0x1U << RNG_SR_SECS_Pos) /*!< 0x00000004 */
  10653. #define RNG_SR_SECS RNG_SR_SECS_Msk
  10654. #define RNG_SR_CEIS_Pos (5U)
  10655. #define RNG_SR_CEIS_Msk (0x1U << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
  10656. #define RNG_SR_CEIS RNG_SR_CEIS_Msk
  10657. #define RNG_SR_SEIS_Pos (6U)
  10658. #define RNG_SR_SEIS_Msk (0x1U << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
  10659. #define RNG_SR_SEIS RNG_SR_SEIS_Msk
  10660. /******************************************************************************/
  10661. /* */
  10662. /* Real-Time Clock (RTC) */
  10663. /* */
  10664. /******************************************************************************/
  10665. /******************** Bits definition for RTC_TR register *******************/
  10666. #define RTC_TR_PM_Pos (22U)
  10667. #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */
  10668. #define RTC_TR_PM RTC_TR_PM_Msk
  10669. #define RTC_TR_HT_Pos (20U)
  10670. #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */
  10671. #define RTC_TR_HT RTC_TR_HT_Msk
  10672. #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
  10673. #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
  10674. #define RTC_TR_HU_Pos (16U)
  10675. #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  10676. #define RTC_TR_HU RTC_TR_HU_Msk
  10677. #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
  10678. #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
  10679. #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
  10680. #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
  10681. #define RTC_TR_MNT_Pos (12U)
  10682. #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  10683. #define RTC_TR_MNT RTC_TR_MNT_Msk
  10684. #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  10685. #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  10686. #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  10687. #define RTC_TR_MNU_Pos (8U)
  10688. #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  10689. #define RTC_TR_MNU RTC_TR_MNU_Msk
  10690. #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  10691. #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  10692. #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  10693. #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  10694. #define RTC_TR_ST_Pos (4U)
  10695. #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */
  10696. #define RTC_TR_ST RTC_TR_ST_Msk
  10697. #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
  10698. #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
  10699. #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
  10700. #define RTC_TR_SU_Pos (0U)
  10701. #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */
  10702. #define RTC_TR_SU RTC_TR_SU_Msk
  10703. #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
  10704. #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
  10705. #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
  10706. #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
  10707. /******************** Bits definition for RTC_DR register *******************/
  10708. #define RTC_DR_YT_Pos (20U)
  10709. #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  10710. #define RTC_DR_YT RTC_DR_YT_Msk
  10711. #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
  10712. #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
  10713. #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
  10714. #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
  10715. #define RTC_DR_YU_Pos (16U)
  10716. #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  10717. #define RTC_DR_YU RTC_DR_YU_Msk
  10718. #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
  10719. #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
  10720. #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
  10721. #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
  10722. #define RTC_DR_WDU_Pos (13U)
  10723. #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  10724. #define RTC_DR_WDU RTC_DR_WDU_Msk
  10725. #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  10726. #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  10727. #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  10728. #define RTC_DR_MT_Pos (12U)
  10729. #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */
  10730. #define RTC_DR_MT RTC_DR_MT_Msk
  10731. #define RTC_DR_MU_Pos (8U)
  10732. #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  10733. #define RTC_DR_MU RTC_DR_MU_Msk
  10734. #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
  10735. #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
  10736. #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
  10737. #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
  10738. #define RTC_DR_DT_Pos (4U)
  10739. #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */
  10740. #define RTC_DR_DT RTC_DR_DT_Msk
  10741. #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
  10742. #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
  10743. #define RTC_DR_DU_Pos (0U)
  10744. #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */
  10745. #define RTC_DR_DU RTC_DR_DU_Msk
  10746. #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
  10747. #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
  10748. #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
  10749. #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
  10750. /******************** Bits definition for RTC_CR register *******************/
  10751. #define RTC_CR_ITSE_Pos (24U)
  10752. #define RTC_CR_ITSE_Msk (0x1U << RTC_CR_ITSE_Pos) /*!< 0x01000000 */
  10753. #define RTC_CR_ITSE RTC_CR_ITSE_Msk
  10754. #define RTC_CR_COE_Pos (23U)
  10755. #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */
  10756. #define RTC_CR_COE RTC_CR_COE_Msk
  10757. #define RTC_CR_OSEL_Pos (21U)
  10758. #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  10759. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  10760. #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  10761. #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  10762. #define RTC_CR_POL_Pos (20U)
  10763. #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */
  10764. #define RTC_CR_POL RTC_CR_POL_Msk
  10765. #define RTC_CR_COSEL_Pos (19U)
  10766. #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  10767. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  10768. #define RTC_CR_BKP_Pos (18U)
  10769. #define RTC_CR_BKP_Msk (0x1U << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  10770. #define RTC_CR_BKP RTC_CR_BKP_Msk
  10771. #define RTC_CR_SUB1H_Pos (17U)
  10772. #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  10773. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  10774. #define RTC_CR_ADD1H_Pos (16U)
  10775. #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  10776. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  10777. #define RTC_CR_TSIE_Pos (15U)
  10778. #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  10779. #define RTC_CR_TSIE RTC_CR_TSIE_Msk
  10780. #define RTC_CR_WUTIE_Pos (14U)
  10781. #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  10782. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
  10783. #define RTC_CR_ALRBIE_Pos (13U)
  10784. #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  10785. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
  10786. #define RTC_CR_ALRAIE_Pos (12U)
  10787. #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  10788. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  10789. #define RTC_CR_TSE_Pos (11U)
  10790. #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  10791. #define RTC_CR_TSE RTC_CR_TSE_Msk
  10792. #define RTC_CR_WUTE_Pos (10U)
  10793. #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  10794. #define RTC_CR_WUTE RTC_CR_WUTE_Msk
  10795. #define RTC_CR_ALRBE_Pos (9U)
  10796. #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  10797. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
  10798. #define RTC_CR_ALRAE_Pos (8U)
  10799. #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  10800. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  10801. #define RTC_CR_FMT_Pos (6U)
  10802. #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  10803. #define RTC_CR_FMT RTC_CR_FMT_Msk
  10804. #define RTC_CR_BYPSHAD_Pos (5U)
  10805. #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  10806. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  10807. #define RTC_CR_REFCKON_Pos (4U)
  10808. #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  10809. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  10810. #define RTC_CR_TSEDGE_Pos (3U)
  10811. #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  10812. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
  10813. #define RTC_CR_WUCKSEL_Pos (0U)
  10814. #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  10815. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
  10816. #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  10817. #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  10818. #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  10819. /* Legacy define */
  10820. #define RTC_CR_BCK RTC_CR_BKP
  10821. /******************** Bits definition for RTC_ISR register ******************/
  10822. #define RTC_ISR_ITSF_Pos (17U)
  10823. #define RTC_ISR_ITSF_Msk (0x1U << RTC_ISR_ITSF_Pos) /*!< 0x00020000 */
  10824. #define RTC_ISR_ITSF RTC_ISR_ITSF_Msk
  10825. #define RTC_ISR_RECALPF_Pos (16U)
  10826. #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
  10827. #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk
  10828. #define RTC_ISR_TAMP3F_Pos (15U)
  10829. #define RTC_ISR_TAMP3F_Msk (0x1U << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */
  10830. #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk
  10831. #define RTC_ISR_TAMP2F_Pos (14U)
  10832. #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
  10833. #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk
  10834. #define RTC_ISR_TAMP1F_Pos (13U)
  10835. #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
  10836. #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk
  10837. #define RTC_ISR_TSOVF_Pos (12U)
  10838. #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
  10839. #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk
  10840. #define RTC_ISR_TSF_Pos (11U)
  10841. #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
  10842. #define RTC_ISR_TSF RTC_ISR_TSF_Msk
  10843. #define RTC_ISR_WUTF_Pos (10U)
  10844. #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
  10845. #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk
  10846. #define RTC_ISR_ALRBF_Pos (9U)
  10847. #define RTC_ISR_ALRBF_Msk (0x1U << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */
  10848. #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk
  10849. #define RTC_ISR_ALRAF_Pos (8U)
  10850. #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
  10851. #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk
  10852. #define RTC_ISR_INIT_Pos (7U)
  10853. #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
  10854. #define RTC_ISR_INIT RTC_ISR_INIT_Msk
  10855. #define RTC_ISR_INITF_Pos (6U)
  10856. #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
  10857. #define RTC_ISR_INITF RTC_ISR_INITF_Msk
  10858. #define RTC_ISR_RSF_Pos (5U)
  10859. #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
  10860. #define RTC_ISR_RSF RTC_ISR_RSF_Msk
  10861. #define RTC_ISR_INITS_Pos (4U)
  10862. #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
  10863. #define RTC_ISR_INITS RTC_ISR_INITS_Msk
  10864. #define RTC_ISR_SHPF_Pos (3U)
  10865. #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
  10866. #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk
  10867. #define RTC_ISR_WUTWF_Pos (2U)
  10868. #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
  10869. #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk
  10870. #define RTC_ISR_ALRBWF_Pos (1U)
  10871. #define RTC_ISR_ALRBWF_Msk (0x1U << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */
  10872. #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk
  10873. #define RTC_ISR_ALRAWF_Pos (0U)
  10874. #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
  10875. #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk
  10876. /******************** Bits definition for RTC_PRER register *****************/
  10877. #define RTC_PRER_PREDIV_A_Pos (16U)
  10878. #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  10879. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  10880. #define RTC_PRER_PREDIV_S_Pos (0U)
  10881. #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  10882. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  10883. /******************** Bits definition for RTC_WUTR register *****************/
  10884. #define RTC_WUTR_WUT_Pos (0U)
  10885. #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  10886. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  10887. /******************** Bits definition for RTC_ALRMAR register ***************/
  10888. #define RTC_ALRMAR_MSK4_Pos (31U)
  10889. #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  10890. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  10891. #define RTC_ALRMAR_WDSEL_Pos (30U)
  10892. #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  10893. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  10894. #define RTC_ALRMAR_DT_Pos (28U)
  10895. #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  10896. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  10897. #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  10898. #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  10899. #define RTC_ALRMAR_DU_Pos (24U)
  10900. #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  10901. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  10902. #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  10903. #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  10904. #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  10905. #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  10906. #define RTC_ALRMAR_MSK3_Pos (23U)
  10907. #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  10908. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  10909. #define RTC_ALRMAR_PM_Pos (22U)
  10910. #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  10911. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  10912. #define RTC_ALRMAR_HT_Pos (20U)
  10913. #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  10914. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  10915. #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  10916. #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  10917. #define RTC_ALRMAR_HU_Pos (16U)
  10918. #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  10919. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  10920. #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  10921. #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  10922. #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  10923. #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  10924. #define RTC_ALRMAR_MSK2_Pos (15U)
  10925. #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  10926. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  10927. #define RTC_ALRMAR_MNT_Pos (12U)
  10928. #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  10929. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  10930. #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  10931. #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  10932. #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  10933. #define RTC_ALRMAR_MNU_Pos (8U)
  10934. #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  10935. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  10936. #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  10937. #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  10938. #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  10939. #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  10940. #define RTC_ALRMAR_MSK1_Pos (7U)
  10941. #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  10942. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  10943. #define RTC_ALRMAR_ST_Pos (4U)
  10944. #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  10945. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  10946. #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  10947. #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  10948. #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  10949. #define RTC_ALRMAR_SU_Pos (0U)
  10950. #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  10951. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  10952. #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  10953. #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  10954. #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  10955. #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  10956. /******************** Bits definition for RTC_ALRMBR register ***************/
  10957. #define RTC_ALRMBR_MSK4_Pos (31U)
  10958. #define RTC_ALRMBR_MSK4_Msk (0x1U << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  10959. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
  10960. #define RTC_ALRMBR_WDSEL_Pos (30U)
  10961. #define RTC_ALRMBR_WDSEL_Msk (0x1U << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  10962. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
  10963. #define RTC_ALRMBR_DT_Pos (28U)
  10964. #define RTC_ALRMBR_DT_Msk (0x3U << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  10965. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
  10966. #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  10967. #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  10968. #define RTC_ALRMBR_DU_Pos (24U)
  10969. #define RTC_ALRMBR_DU_Msk (0xFU << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  10970. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
  10971. #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  10972. #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  10973. #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  10974. #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  10975. #define RTC_ALRMBR_MSK3_Pos (23U)
  10976. #define RTC_ALRMBR_MSK3_Msk (0x1U << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  10977. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
  10978. #define RTC_ALRMBR_PM_Pos (22U)
  10979. #define RTC_ALRMBR_PM_Msk (0x1U << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  10980. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
  10981. #define RTC_ALRMBR_HT_Pos (20U)
  10982. #define RTC_ALRMBR_HT_Msk (0x3U << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  10983. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
  10984. #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  10985. #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  10986. #define RTC_ALRMBR_HU_Pos (16U)
  10987. #define RTC_ALRMBR_HU_Msk (0xFU << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  10988. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
  10989. #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  10990. #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  10991. #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  10992. #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  10993. #define RTC_ALRMBR_MSK2_Pos (15U)
  10994. #define RTC_ALRMBR_MSK2_Msk (0x1U << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  10995. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
  10996. #define RTC_ALRMBR_MNT_Pos (12U)
  10997. #define RTC_ALRMBR_MNT_Msk (0x7U << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  10998. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
  10999. #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  11000. #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  11001. #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  11002. #define RTC_ALRMBR_MNU_Pos (8U)
  11003. #define RTC_ALRMBR_MNU_Msk (0xFU << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  11004. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
  11005. #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  11006. #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  11007. #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  11008. #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  11009. #define RTC_ALRMBR_MSK1_Pos (7U)
  11010. #define RTC_ALRMBR_MSK1_Msk (0x1U << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  11011. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
  11012. #define RTC_ALRMBR_ST_Pos (4U)
  11013. #define RTC_ALRMBR_ST_Msk (0x7U << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  11014. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
  11015. #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  11016. #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  11017. #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  11018. #define RTC_ALRMBR_SU_Pos (0U)
  11019. #define RTC_ALRMBR_SU_Msk (0xFU << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  11020. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
  11021. #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  11022. #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  11023. #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  11024. #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  11025. /******************** Bits definition for RTC_WPR register ******************/
  11026. #define RTC_WPR_KEY_Pos (0U)
  11027. #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  11028. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  11029. /******************** Bits definition for RTC_SSR register ******************/
  11030. #define RTC_SSR_SS_Pos (0U)
  11031. #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  11032. #define RTC_SSR_SS RTC_SSR_SS_Msk
  11033. /******************** Bits definition for RTC_SHIFTR register ***************/
  11034. #define RTC_SHIFTR_SUBFS_Pos (0U)
  11035. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  11036. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  11037. #define RTC_SHIFTR_ADD1S_Pos (31U)
  11038. #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  11039. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  11040. /******************** Bits definition for RTC_TSTR register *****************/
  11041. #define RTC_TSTR_PM_Pos (22U)
  11042. #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  11043. #define RTC_TSTR_PM RTC_TSTR_PM_Msk
  11044. #define RTC_TSTR_HT_Pos (20U)
  11045. #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  11046. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  11047. #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  11048. #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  11049. #define RTC_TSTR_HU_Pos (16U)
  11050. #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  11051. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  11052. #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  11053. #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  11054. #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  11055. #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  11056. #define RTC_TSTR_MNT_Pos (12U)
  11057. #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  11058. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  11059. #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  11060. #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  11061. #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  11062. #define RTC_TSTR_MNU_Pos (8U)
  11063. #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  11064. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  11065. #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  11066. #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  11067. #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  11068. #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  11069. #define RTC_TSTR_ST_Pos (4U)
  11070. #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  11071. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  11072. #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  11073. #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  11074. #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  11075. #define RTC_TSTR_SU_Pos (0U)
  11076. #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  11077. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  11078. #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  11079. #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  11080. #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  11081. #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  11082. /******************** Bits definition for RTC_TSDR register *****************/
  11083. #define RTC_TSDR_WDU_Pos (13U)
  11084. #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  11085. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
  11086. #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  11087. #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  11088. #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  11089. #define RTC_TSDR_MT_Pos (12U)
  11090. #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  11091. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  11092. #define RTC_TSDR_MU_Pos (8U)
  11093. #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  11094. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  11095. #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  11096. #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  11097. #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  11098. #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  11099. #define RTC_TSDR_DT_Pos (4U)
  11100. #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  11101. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  11102. #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  11103. #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  11104. #define RTC_TSDR_DU_Pos (0U)
  11105. #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  11106. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  11107. #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  11108. #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  11109. #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  11110. #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  11111. /******************** Bits definition for RTC_TSSSR register ****************/
  11112. #define RTC_TSSSR_SS_Pos (0U)
  11113. #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  11114. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
  11115. /******************** Bits definition for RTC_CAL register *****************/
  11116. #define RTC_CALR_CALP_Pos (15U)
  11117. #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  11118. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  11119. #define RTC_CALR_CALW8_Pos (14U)
  11120. #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  11121. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  11122. #define RTC_CALR_CALW16_Pos (13U)
  11123. #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  11124. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  11125. #define RTC_CALR_CALM_Pos (0U)
  11126. #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  11127. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  11128. #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  11129. #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  11130. #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  11131. #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  11132. #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  11133. #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  11134. #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  11135. #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  11136. #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  11137. /******************** Bits definition for RTC_TAMPCR register ****************/
  11138. #define RTC_TAMPCR_TAMP3MF_Pos (24U)
  11139. #define RTC_TAMPCR_TAMP3MF_Msk (0x1U << RTC_TAMPCR_TAMP3MF_Pos) /*!< 0x01000000 */
  11140. #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk
  11141. #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U)
  11142. #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP3NOERASE_Pos) /*!< 0x00800000 */
  11143. #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk
  11144. #define RTC_TAMPCR_TAMP3IE_Pos (22U)
  11145. #define RTC_TAMPCR_TAMP3IE_Msk (0x1U << RTC_TAMPCR_TAMP3IE_Pos) /*!< 0x00400000 */
  11146. #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk
  11147. #define RTC_TAMPCR_TAMP2MF_Pos (21U)
  11148. #define RTC_TAMPCR_TAMP2MF_Msk (0x1U << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */
  11149. #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk
  11150. #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U)
  11151. #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */
  11152. #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk
  11153. #define RTC_TAMPCR_TAMP2IE_Pos (19U)
  11154. #define RTC_TAMPCR_TAMP2IE_Msk (0x1U << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */
  11155. #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk
  11156. #define RTC_TAMPCR_TAMP1MF_Pos (18U)
  11157. #define RTC_TAMPCR_TAMP1MF_Msk (0x1U << RTC_TAMPCR_TAMP1MF_Pos) /*!< 0x00040000 */
  11158. #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk
  11159. #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U)
  11160. #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP1NOERASE_Pos) /*!< 0x00020000 */
  11161. #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk
  11162. #define RTC_TAMPCR_TAMP1IE_Pos (16U)
  11163. #define RTC_TAMPCR_TAMP1IE_Msk (0x1U << RTC_TAMPCR_TAMP1IE_Pos) /*!< 0x00010000 */
  11164. #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk
  11165. #define RTC_TAMPCR_TAMPPUDIS_Pos (15U)
  11166. #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1U << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
  11167. #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk
  11168. #define RTC_TAMPCR_TAMPPRCH_Pos (13U)
  11169. #define RTC_TAMPCR_TAMPPRCH_Msk (0x3U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */
  11170. #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk
  11171. #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */
  11172. #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */
  11173. #define RTC_TAMPCR_TAMPFLT_Pos (11U)
  11174. #define RTC_TAMPCR_TAMPFLT_Msk (0x3U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */
  11175. #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk
  11176. #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */
  11177. #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */
  11178. #define RTC_TAMPCR_TAMPFREQ_Pos (8U)
  11179. #define RTC_TAMPCR_TAMPFREQ_Msk (0x7U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */
  11180. #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk
  11181. #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */
  11182. #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */
  11183. #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */
  11184. #define RTC_TAMPCR_TAMPTS_Pos (7U)
  11185. #define RTC_TAMPCR_TAMPTS_Msk (0x1U << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */
  11186. #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk
  11187. #define RTC_TAMPCR_TAMP3TRG_Pos (6U)
  11188. #define RTC_TAMPCR_TAMP3TRG_Msk (0x1U << RTC_TAMPCR_TAMP3TRG_Pos) /*!< 0x00000040 */
  11189. #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk
  11190. #define RTC_TAMPCR_TAMP3E_Pos (5U)
  11191. #define RTC_TAMPCR_TAMP3E_Msk (0x1U << RTC_TAMPCR_TAMP3E_Pos) /*!< 0x00000020 */
  11192. #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk
  11193. #define RTC_TAMPCR_TAMP2TRG_Pos (4U)
  11194. #define RTC_TAMPCR_TAMP2TRG_Msk (0x1U << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */
  11195. #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk
  11196. #define RTC_TAMPCR_TAMP2E_Pos (3U)
  11197. #define RTC_TAMPCR_TAMP2E_Msk (0x1U << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */
  11198. #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk
  11199. #define RTC_TAMPCR_TAMPIE_Pos (2U)
  11200. #define RTC_TAMPCR_TAMPIE_Msk (0x1U << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */
  11201. #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk
  11202. #define RTC_TAMPCR_TAMP1TRG_Pos (1U)
  11203. #define RTC_TAMPCR_TAMP1TRG_Msk (0x1U << RTC_TAMPCR_TAMP1TRG_Pos) /*!< 0x00000002 */
  11204. #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk
  11205. #define RTC_TAMPCR_TAMP1E_Pos (0U)
  11206. #define RTC_TAMPCR_TAMP1E_Msk (0x1U << RTC_TAMPCR_TAMP1E_Pos) /*!< 0x00000001 */
  11207. #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk
  11208. /* Legacy defines */
  11209. #define RTC_TAMPCR_TAMP3_TRG RTC_TAMPCR_TAMP3TRG
  11210. #define RTC_TAMPCR_TAMP2_TRG RTC_TAMPCR_TAMP2TRG
  11211. #define RTC_TAMPCR_TAMP1_TRG RTC_TAMPCR_TAMP1TRG
  11212. /******************** Bits definition for RTC_ALRMASSR register *************/
  11213. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  11214. #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  11215. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  11216. #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  11217. #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  11218. #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  11219. #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  11220. #define RTC_ALRMASSR_SS_Pos (0U)
  11221. #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  11222. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  11223. /******************** Bits definition for RTC_ALRMBSSR register *************/
  11224. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  11225. #define RTC_ALRMBSSR_MASKSS_Msk (0xFU << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  11226. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  11227. #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  11228. #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  11229. #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  11230. #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  11231. #define RTC_ALRMBSSR_SS_Pos (0U)
  11232. #define RTC_ALRMBSSR_SS_Msk (0x7FFFU << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  11233. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  11234. /******************** Bits definition for RTC_OR register ****************/
  11235. #define RTC_OR_TSINSEL_Pos (1U)
  11236. #define RTC_OR_TSINSEL_Msk (0x3U << RTC_OR_TSINSEL_Pos) /*!< 0x00000006 */
  11237. #define RTC_OR_TSINSEL RTC_OR_TSINSEL_Msk
  11238. #define RTC_OR_TSINSEL_0 (0x1U << RTC_OR_TSINSEL_Pos) /*!< 0x00000002 */
  11239. #define RTC_OR_TSINSEL_1 (0x2U << RTC_OR_TSINSEL_Pos) /*!< 0x00000004 */
  11240. #define RTC_OR_ALARMOUTTYPE_Pos (3U)
  11241. #define RTC_OR_ALARMOUTTYPE_Msk (0x1U << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000008 */
  11242. #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk
  11243. /* Legacy defines*/
  11244. #define RTC_OR_ALARMTYPE RTC_OR_ALARMOUTTYPE
  11245. /******************** Bits definition for RTC_BKP0R register ****************/
  11246. #define RTC_BKP0R_Pos (0U)
  11247. #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
  11248. #define RTC_BKP0R RTC_BKP0R_Msk
  11249. /******************** Bits definition for RTC_BKP1R register ****************/
  11250. #define RTC_BKP1R_Pos (0U)
  11251. #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
  11252. #define RTC_BKP1R RTC_BKP1R_Msk
  11253. /******************** Bits definition for RTC_BKP2R register ****************/
  11254. #define RTC_BKP2R_Pos (0U)
  11255. #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
  11256. #define RTC_BKP2R RTC_BKP2R_Msk
  11257. /******************** Bits definition for RTC_BKP3R register ****************/
  11258. #define RTC_BKP3R_Pos (0U)
  11259. #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
  11260. #define RTC_BKP3R RTC_BKP3R_Msk
  11261. /******************** Bits definition for RTC_BKP4R register ****************/
  11262. #define RTC_BKP4R_Pos (0U)
  11263. #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
  11264. #define RTC_BKP4R RTC_BKP4R_Msk
  11265. /******************** Bits definition for RTC_BKP5R register ****************/
  11266. #define RTC_BKP5R_Pos (0U)
  11267. #define RTC_BKP5R_Msk (0xFFFFFFFFU << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */
  11268. #define RTC_BKP5R RTC_BKP5R_Msk
  11269. /******************** Bits definition for RTC_BKP6R register ****************/
  11270. #define RTC_BKP6R_Pos (0U)
  11271. #define RTC_BKP6R_Msk (0xFFFFFFFFU << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */
  11272. #define RTC_BKP6R RTC_BKP6R_Msk
  11273. /******************** Bits definition for RTC_BKP7R register ****************/
  11274. #define RTC_BKP7R_Pos (0U)
  11275. #define RTC_BKP7R_Msk (0xFFFFFFFFU << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */
  11276. #define RTC_BKP7R RTC_BKP7R_Msk
  11277. /******************** Bits definition for RTC_BKP8R register ****************/
  11278. #define RTC_BKP8R_Pos (0U)
  11279. #define RTC_BKP8R_Msk (0xFFFFFFFFU << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */
  11280. #define RTC_BKP8R RTC_BKP8R_Msk
  11281. /******************** Bits definition for RTC_BKP9R register ****************/
  11282. #define RTC_BKP9R_Pos (0U)
  11283. #define RTC_BKP9R_Msk (0xFFFFFFFFU << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */
  11284. #define RTC_BKP9R RTC_BKP9R_Msk
  11285. /******************** Bits definition for RTC_BKP10R register ***************/
  11286. #define RTC_BKP10R_Pos (0U)
  11287. #define RTC_BKP10R_Msk (0xFFFFFFFFU << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */
  11288. #define RTC_BKP10R RTC_BKP10R_Msk
  11289. /******************** Bits definition for RTC_BKP11R register ***************/
  11290. #define RTC_BKP11R_Pos (0U)
  11291. #define RTC_BKP11R_Msk (0xFFFFFFFFU << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */
  11292. #define RTC_BKP11R RTC_BKP11R_Msk
  11293. /******************** Bits definition for RTC_BKP12R register ***************/
  11294. #define RTC_BKP12R_Pos (0U)
  11295. #define RTC_BKP12R_Msk (0xFFFFFFFFU << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */
  11296. #define RTC_BKP12R RTC_BKP12R_Msk
  11297. /******************** Bits definition for RTC_BKP13R register ***************/
  11298. #define RTC_BKP13R_Pos (0U)
  11299. #define RTC_BKP13R_Msk (0xFFFFFFFFU << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */
  11300. #define RTC_BKP13R RTC_BKP13R_Msk
  11301. /******************** Bits definition for RTC_BKP14R register ***************/
  11302. #define RTC_BKP14R_Pos (0U)
  11303. #define RTC_BKP14R_Msk (0xFFFFFFFFU << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */
  11304. #define RTC_BKP14R RTC_BKP14R_Msk
  11305. /******************** Bits definition for RTC_BKP15R register ***************/
  11306. #define RTC_BKP15R_Pos (0U)
  11307. #define RTC_BKP15R_Msk (0xFFFFFFFFU << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */
  11308. #define RTC_BKP15R RTC_BKP15R_Msk
  11309. /******************** Bits definition for RTC_BKP16R register ***************/
  11310. #define RTC_BKP16R_Pos (0U)
  11311. #define RTC_BKP16R_Msk (0xFFFFFFFFU << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */
  11312. #define RTC_BKP16R RTC_BKP16R_Msk
  11313. /******************** Bits definition for RTC_BKP17R register ***************/
  11314. #define RTC_BKP17R_Pos (0U)
  11315. #define RTC_BKP17R_Msk (0xFFFFFFFFU << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */
  11316. #define RTC_BKP17R RTC_BKP17R_Msk
  11317. /******************** Bits definition for RTC_BKP18R register ***************/
  11318. #define RTC_BKP18R_Pos (0U)
  11319. #define RTC_BKP18R_Msk (0xFFFFFFFFU << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */
  11320. #define RTC_BKP18R RTC_BKP18R_Msk
  11321. /******************** Bits definition for RTC_BKP19R register ***************/
  11322. #define RTC_BKP19R_Pos (0U)
  11323. #define RTC_BKP19R_Msk (0xFFFFFFFFU << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */
  11324. #define RTC_BKP19R RTC_BKP19R_Msk
  11325. /******************** Bits definition for RTC_BKP20R register ***************/
  11326. #define RTC_BKP20R_Pos (0U)
  11327. #define RTC_BKP20R_Msk (0xFFFFFFFFU << RTC_BKP20R_Pos) /*!< 0xFFFFFFFF */
  11328. #define RTC_BKP20R RTC_BKP20R_Msk
  11329. /******************** Bits definition for RTC_BKP21R register ***************/
  11330. #define RTC_BKP21R_Pos (0U)
  11331. #define RTC_BKP21R_Msk (0xFFFFFFFFU << RTC_BKP21R_Pos) /*!< 0xFFFFFFFF */
  11332. #define RTC_BKP21R RTC_BKP21R_Msk
  11333. /******************** Bits definition for RTC_BKP22R register ***************/
  11334. #define RTC_BKP22R_Pos (0U)
  11335. #define RTC_BKP22R_Msk (0xFFFFFFFFU << RTC_BKP22R_Pos) /*!< 0xFFFFFFFF */
  11336. #define RTC_BKP22R RTC_BKP22R_Msk
  11337. /******************** Bits definition for RTC_BKP23R register ***************/
  11338. #define RTC_BKP23R_Pos (0U)
  11339. #define RTC_BKP23R_Msk (0xFFFFFFFFU << RTC_BKP23R_Pos) /*!< 0xFFFFFFFF */
  11340. #define RTC_BKP23R RTC_BKP23R_Msk
  11341. /******************** Bits definition for RTC_BKP24R register ***************/
  11342. #define RTC_BKP24R_Pos (0U)
  11343. #define RTC_BKP24R_Msk (0xFFFFFFFFU << RTC_BKP24R_Pos) /*!< 0xFFFFFFFF */
  11344. #define RTC_BKP24R RTC_BKP24R_Msk
  11345. /******************** Bits definition for RTC_BKP25R register ***************/
  11346. #define RTC_BKP25R_Pos (0U)
  11347. #define RTC_BKP25R_Msk (0xFFFFFFFFU << RTC_BKP25R_Pos) /*!< 0xFFFFFFFF */
  11348. #define RTC_BKP25R RTC_BKP25R_Msk
  11349. /******************** Bits definition for RTC_BKP26R register ***************/
  11350. #define RTC_BKP26R_Pos (0U)
  11351. #define RTC_BKP26R_Msk (0xFFFFFFFFU << RTC_BKP26R_Pos) /*!< 0xFFFFFFFF */
  11352. #define RTC_BKP26R RTC_BKP26R_Msk
  11353. /******************** Bits definition for RTC_BKP27R register ***************/
  11354. #define RTC_BKP27R_Pos (0U)
  11355. #define RTC_BKP27R_Msk (0xFFFFFFFFU << RTC_BKP27R_Pos) /*!< 0xFFFFFFFF */
  11356. #define RTC_BKP27R RTC_BKP27R_Msk
  11357. /******************** Bits definition for RTC_BKP28R register ***************/
  11358. #define RTC_BKP28R_Pos (0U)
  11359. #define RTC_BKP28R_Msk (0xFFFFFFFFU << RTC_BKP28R_Pos) /*!< 0xFFFFFFFF */
  11360. #define RTC_BKP28R RTC_BKP28R_Msk
  11361. /******************** Bits definition for RTC_BKP29R register ***************/
  11362. #define RTC_BKP29R_Pos (0U)
  11363. #define RTC_BKP29R_Msk (0xFFFFFFFFU << RTC_BKP29R_Pos) /*!< 0xFFFFFFFF */
  11364. #define RTC_BKP29R RTC_BKP29R_Msk
  11365. /******************** Bits definition for RTC_BKP30R register ***************/
  11366. #define RTC_BKP30R_Pos (0U)
  11367. #define RTC_BKP30R_Msk (0xFFFFFFFFU << RTC_BKP30R_Pos) /*!< 0xFFFFFFFF */
  11368. #define RTC_BKP30R RTC_BKP30R_Msk
  11369. /******************** Bits definition for RTC_BKP31R register ***************/
  11370. #define RTC_BKP31R_Pos (0U)
  11371. #define RTC_BKP31R_Msk (0xFFFFFFFFU << RTC_BKP31R_Pos) /*!< 0xFFFFFFFF */
  11372. #define RTC_BKP31R RTC_BKP31R_Msk
  11373. /******************** Number of backup registers ******************************/
  11374. #define RTC_BKP_NUMBER 0x00000020U
  11375. /******************************************************************************/
  11376. /* */
  11377. /* Serial Audio Interface */
  11378. /* */
  11379. /******************************************************************************/
  11380. /******************** Bit definition for SAI_GCR register *******************/
  11381. #define SAI_GCR_SYNCIN_Pos (0U)
  11382. #define SAI_GCR_SYNCIN_Msk (0x3U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000003 */
  11383. #define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
  11384. #define SAI_GCR_SYNCIN_0 (0x1U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000001 */
  11385. #define SAI_GCR_SYNCIN_1 (0x2U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000002 */
  11386. #define SAI_GCR_SYNCOUT_Pos (4U)
  11387. #define SAI_GCR_SYNCOUT_Msk (0x3U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000030 */
  11388. #define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
  11389. #define SAI_GCR_SYNCOUT_0 (0x1U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000010 */
  11390. #define SAI_GCR_SYNCOUT_1 (0x2U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000020 */
  11391. /******************* Bit definition for SAI_xCR1 register *******************/
  11392. #define SAI_xCR1_MODE_Pos (0U)
  11393. #define SAI_xCR1_MODE_Msk (0x3U << SAI_xCR1_MODE_Pos) /*!< 0x00000003 */
  11394. #define SAI_xCR1_MODE SAI_xCR1_MODE_Msk /*!<MODE[1:0] bits (Audio Block Mode) */
  11395. #define SAI_xCR1_MODE_0 (0x1U << SAI_xCR1_MODE_Pos) /*!< 0x00000001 */
  11396. #define SAI_xCR1_MODE_1 (0x2U << SAI_xCR1_MODE_Pos) /*!< 0x00000002 */
  11397. #define SAI_xCR1_PRTCFG_Pos (2U)
  11398. #define SAI_xCR1_PRTCFG_Msk (0x3U << SAI_xCR1_PRTCFG_Pos) /*!< 0x0000000C */
  11399. #define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk /*!<PRTCFG[1:0] bits (Protocol Configuration) */
  11400. #define SAI_xCR1_PRTCFG_0 (0x1U << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000004 */
  11401. #define SAI_xCR1_PRTCFG_1 (0x2U << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000008 */
  11402. #define SAI_xCR1_DS_Pos (5U)
  11403. #define SAI_xCR1_DS_Msk (0x7U << SAI_xCR1_DS_Pos) /*!< 0x000000E0 */
  11404. #define SAI_xCR1_DS SAI_xCR1_DS_Msk /*!<DS[1:0] bits (Data Size) */
  11405. #define SAI_xCR1_DS_0 (0x1U << SAI_xCR1_DS_Pos) /*!< 0x00000020 */
  11406. #define SAI_xCR1_DS_1 (0x2U << SAI_xCR1_DS_Pos) /*!< 0x00000040 */
  11407. #define SAI_xCR1_DS_2 (0x4U << SAI_xCR1_DS_Pos) /*!< 0x00000080 */
  11408. #define SAI_xCR1_LSBFIRST_Pos (8U)
  11409. #define SAI_xCR1_LSBFIRST_Msk (0x1U << SAI_xCR1_LSBFIRST_Pos) /*!< 0x00000100 */
  11410. #define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk /*!<LSB First Configuration */
  11411. #define SAI_xCR1_CKSTR_Pos (9U)
  11412. #define SAI_xCR1_CKSTR_Msk (0x1U << SAI_xCR1_CKSTR_Pos) /*!< 0x00000200 */
  11413. #define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk /*!<ClocK STRobing edge */
  11414. #define SAI_xCR1_SYNCEN_Pos (10U)
  11415. #define SAI_xCR1_SYNCEN_Msk (0x3U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000C00 */
  11416. #define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk /*!<SYNCEN[1:0](SYNChronization ENable) */
  11417. #define SAI_xCR1_SYNCEN_0 (0x1U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000400 */
  11418. #define SAI_xCR1_SYNCEN_1 (0x2U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000800 */
  11419. #define SAI_xCR1_MONO_Pos (12U)
  11420. #define SAI_xCR1_MONO_Msk (0x1U << SAI_xCR1_MONO_Pos) /*!< 0x00001000 */
  11421. #define SAI_xCR1_MONO SAI_xCR1_MONO_Msk /*!<Mono mode */
  11422. #define SAI_xCR1_OUTDRIV_Pos (13U)
  11423. #define SAI_xCR1_OUTDRIV_Msk (0x1U << SAI_xCR1_OUTDRIV_Pos) /*!< 0x00002000 */
  11424. #define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk /*!<Output Drive */
  11425. #define SAI_xCR1_SAIEN_Pos (16U)
  11426. #define SAI_xCR1_SAIEN_Msk (0x1U << SAI_xCR1_SAIEN_Pos) /*!< 0x00010000 */
  11427. #define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk /*!<Audio Block enable */
  11428. #define SAI_xCR1_DMAEN_Pos (17U)
  11429. #define SAI_xCR1_DMAEN_Msk (0x1U << SAI_xCR1_DMAEN_Pos) /*!< 0x00020000 */
  11430. #define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk /*!<DMA enable */
  11431. #define SAI_xCR1_NODIV_Pos (19U)
  11432. #define SAI_xCR1_NODIV_Msk (0x1U << SAI_xCR1_NODIV_Pos) /*!< 0x00080000 */
  11433. #define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk /*!<No Divider Configuration */
  11434. #define SAI_xCR1_MCKDIV_Pos (20U)
  11435. #define SAI_xCR1_MCKDIV_Msk (0xFU << SAI_xCR1_MCKDIV_Pos) /*!< 0x00F00000 */
  11436. #define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk /*!<MCKDIV[3:0] (Master ClocK Divider) */
  11437. #define SAI_xCR1_MCKDIV_0 (0x1U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00100000 */
  11438. #define SAI_xCR1_MCKDIV_1 (0x2U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00200000 */
  11439. #define SAI_xCR1_MCKDIV_2 (0x4U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00400000 */
  11440. #define SAI_xCR1_MCKDIV_3 (0x8U << SAI_xCR1_MCKDIV_Pos) /*!< 0x00800000 */
  11441. /******************* Bit definition for SAI_xCR2 register *******************/
  11442. #define SAI_xCR2_FTH_Pos (0U)
  11443. #define SAI_xCR2_FTH_Msk (0x7U << SAI_xCR2_FTH_Pos) /*!< 0x00000007 */
  11444. #define SAI_xCR2_FTH SAI_xCR2_FTH_Msk /*!<FTH[2:0](Fifo THreshold) */
  11445. #define SAI_xCR2_FTH_0 (0x1U << SAI_xCR2_FTH_Pos) /*!< 0x00000001 */
  11446. #define SAI_xCR2_FTH_1 (0x2U << SAI_xCR2_FTH_Pos) /*!< 0x00000002 */
  11447. #define SAI_xCR2_FTH_2 (0x4U << SAI_xCR2_FTH_Pos) /*!< 0x00000004 */
  11448. #define SAI_xCR2_FFLUSH_Pos (3U)
  11449. #define SAI_xCR2_FFLUSH_Msk (0x1U << SAI_xCR2_FFLUSH_Pos) /*!< 0x00000008 */
  11450. #define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk /*!<Fifo FLUSH */
  11451. #define SAI_xCR2_TRIS_Pos (4U)
  11452. #define SAI_xCR2_TRIS_Msk (0x1U << SAI_xCR2_TRIS_Pos) /*!< 0x00000010 */
  11453. #define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk /*!<TRIState Management on data line */
  11454. #define SAI_xCR2_MUTE_Pos (5U)
  11455. #define SAI_xCR2_MUTE_Msk (0x1U << SAI_xCR2_MUTE_Pos) /*!< 0x00000020 */
  11456. #define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk /*!<Mute mode */
  11457. #define SAI_xCR2_MUTEVAL_Pos (6U)
  11458. #define SAI_xCR2_MUTEVAL_Msk (0x1U << SAI_xCR2_MUTEVAL_Pos) /*!< 0x00000040 */
  11459. #define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk /*!<Muate value */
  11460. #define SAI_xCR2_MUTECNT_Pos (7U)
  11461. #define SAI_xCR2_MUTECNT_Msk (0x3FU << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001F80 */
  11462. #define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk /*!<MUTECNT[5:0] (MUTE counter) */
  11463. #define SAI_xCR2_MUTECNT_0 (0x01U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000080 */
  11464. #define SAI_xCR2_MUTECNT_1 (0x02U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000100 */
  11465. #define SAI_xCR2_MUTECNT_2 (0x04U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000200 */
  11466. #define SAI_xCR2_MUTECNT_3 (0x08U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000400 */
  11467. #define SAI_xCR2_MUTECNT_4 (0x10U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000800 */
  11468. #define SAI_xCR2_MUTECNT_5 (0x20U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001000 */
  11469. #define SAI_xCR2_CPL_Pos (13U)
  11470. #define SAI_xCR2_CPL_Msk (0x1U << SAI_xCR2_CPL_Pos) /*!< 0x00002000 */
  11471. #define SAI_xCR2_CPL SAI_xCR2_CPL_Msk /*!< Complement Bit */
  11472. #define SAI_xCR2_COMP_Pos (14U)
  11473. #define SAI_xCR2_COMP_Msk (0x3U << SAI_xCR2_COMP_Pos) /*!< 0x0000C000 */
  11474. #define SAI_xCR2_COMP SAI_xCR2_COMP_Msk /*!<COMP[1:0] (Companding mode) */
  11475. #define SAI_xCR2_COMP_0 (0x1U << SAI_xCR2_COMP_Pos) /*!< 0x00004000 */
  11476. #define SAI_xCR2_COMP_1 (0x2U << SAI_xCR2_COMP_Pos) /*!< 0x00008000 */
  11477. /****************** Bit definition for SAI_xFRCR register *******************/
  11478. #define SAI_xFRCR_FRL_Pos (0U)
  11479. #define SAI_xFRCR_FRL_Msk (0xFFU << SAI_xFRCR_FRL_Pos) /*!< 0x000000FF */
  11480. #define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk /*!<FRL[1:0](Frame length) */
  11481. #define SAI_xFRCR_FRL_0 (0x01U << SAI_xFRCR_FRL_Pos) /*!< 0x00000001 */
  11482. #define SAI_xFRCR_FRL_1 (0x02U << SAI_xFRCR_FRL_Pos) /*!< 0x00000002 */
  11483. #define SAI_xFRCR_FRL_2 (0x04U << SAI_xFRCR_FRL_Pos) /*!< 0x00000004 */
  11484. #define SAI_xFRCR_FRL_3 (0x08U << SAI_xFRCR_FRL_Pos) /*!< 0x00000008 */
  11485. #define SAI_xFRCR_FRL_4 (0x10U << SAI_xFRCR_FRL_Pos) /*!< 0x00000010 */
  11486. #define SAI_xFRCR_FRL_5 (0x20U << SAI_xFRCR_FRL_Pos) /*!< 0x00000020 */
  11487. #define SAI_xFRCR_FRL_6 (0x40U << SAI_xFRCR_FRL_Pos) /*!< 0x00000040 */
  11488. #define SAI_xFRCR_FRL_7 (0x80U << SAI_xFRCR_FRL_Pos) /*!< 0x00000080 */
  11489. #define SAI_xFRCR_FSALL_Pos (8U)
  11490. #define SAI_xFRCR_FSALL_Msk (0x7FU << SAI_xFRCR_FSALL_Pos) /*!< 0x00007F00 */
  11491. #define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk /*!<FRL[1:0] (Frame synchronization active level length) */
  11492. #define SAI_xFRCR_FSALL_0 (0x01U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000100 */
  11493. #define SAI_xFRCR_FSALL_1 (0x02U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000200 */
  11494. #define SAI_xFRCR_FSALL_2 (0x04U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000400 */
  11495. #define SAI_xFRCR_FSALL_3 (0x08U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000800 */
  11496. #define SAI_xFRCR_FSALL_4 (0x10U << SAI_xFRCR_FSALL_Pos) /*!< 0x00001000 */
  11497. #define SAI_xFRCR_FSALL_5 (0x20U << SAI_xFRCR_FSALL_Pos) /*!< 0x00002000 */
  11498. #define SAI_xFRCR_FSALL_6 (0x40U << SAI_xFRCR_FSALL_Pos) /*!< 0x00004000 */
  11499. #define SAI_xFRCR_FSDEF_Pos (16U)
  11500. #define SAI_xFRCR_FSDEF_Msk (0x1U << SAI_xFRCR_FSDEF_Pos) /*!< 0x00010000 */
  11501. #define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk /*!<Frame Synchronization Definition */
  11502. #define SAI_xFRCR_FSPOL_Pos (17U)
  11503. #define SAI_xFRCR_FSPOL_Msk (0x1U << SAI_xFRCR_FSPOL_Pos) /*!< 0x00020000 */
  11504. #define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk /*!<Frame Synchronization POLarity */
  11505. #define SAI_xFRCR_FSOFF_Pos (18U)
  11506. #define SAI_xFRCR_FSOFF_Msk (0x1U << SAI_xFRCR_FSOFF_Pos) /*!< 0x00040000 */
  11507. #define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk /*!<Frame Synchronization OFFset */
  11508. /* Legacy define */
  11509. #define SAI_xFRCR_FSPO SAI_xFRCR_FSPOL
  11510. /****************** Bit definition for SAI_xSLOTR register *******************/
  11511. #define SAI_xSLOTR_FBOFF_Pos (0U)
  11512. #define SAI_xSLOTR_FBOFF_Msk (0x1FU << SAI_xSLOTR_FBOFF_Pos) /*!< 0x0000001F */
  11513. #define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk /*!<FRL[4:0](First Bit Offset) */
  11514. #define SAI_xSLOTR_FBOFF_0 (0x01U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000001 */
  11515. #define SAI_xSLOTR_FBOFF_1 (0x02U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000002 */
  11516. #define SAI_xSLOTR_FBOFF_2 (0x04U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000004 */
  11517. #define SAI_xSLOTR_FBOFF_3 (0x08U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000008 */
  11518. #define SAI_xSLOTR_FBOFF_4 (0x10U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000010 */
  11519. #define SAI_xSLOTR_SLOTSZ_Pos (6U)
  11520. #define SAI_xSLOTR_SLOTSZ_Msk (0x3U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x000000C0 */
  11521. #define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk /*!<SLOTSZ[1:0] (Slot size) */
  11522. #define SAI_xSLOTR_SLOTSZ_0 (0x1U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000040 */
  11523. #define SAI_xSLOTR_SLOTSZ_1 (0x2U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000080 */
  11524. #define SAI_xSLOTR_NBSLOT_Pos (8U)
  11525. #define SAI_xSLOTR_NBSLOT_Msk (0xFU << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000F00 */
  11526. #define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
  11527. #define SAI_xSLOTR_NBSLOT_0 (0x1U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000100 */
  11528. #define SAI_xSLOTR_NBSLOT_1 (0x2U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000200 */
  11529. #define SAI_xSLOTR_NBSLOT_2 (0x4U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000400 */
  11530. #define SAI_xSLOTR_NBSLOT_3 (0x8U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000800 */
  11531. #define SAI_xSLOTR_SLOTEN_Pos (16U)
  11532. #define SAI_xSLOTR_SLOTEN_Msk (0xFFFFU << SAI_xSLOTR_SLOTEN_Pos) /*!< 0xFFFF0000 */
  11533. #define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk /*!<SLOTEN[15:0] (Slot Enable) */
  11534. /******************* Bit definition for SAI_xIMR register *******************/
  11535. #define SAI_xIMR_OVRUDRIE_Pos (0U)
  11536. #define SAI_xIMR_OVRUDRIE_Msk (0x1U << SAI_xIMR_OVRUDRIE_Pos) /*!< 0x00000001 */
  11537. #define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk /*!<Overrun underrun interrupt enable */
  11538. #define SAI_xIMR_MUTEDETIE_Pos (1U)
  11539. #define SAI_xIMR_MUTEDETIE_Msk (0x1U << SAI_xIMR_MUTEDETIE_Pos) /*!< 0x00000002 */
  11540. #define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk /*!<Mute detection interrupt enable */
  11541. #define SAI_xIMR_WCKCFGIE_Pos (2U)
  11542. #define SAI_xIMR_WCKCFGIE_Msk (0x1U << SAI_xIMR_WCKCFGIE_Pos) /*!< 0x00000004 */
  11543. #define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk /*!<Wrong Clock Configuration interrupt enable */
  11544. #define SAI_xIMR_FREQIE_Pos (3U)
  11545. #define SAI_xIMR_FREQIE_Msk (0x1U << SAI_xIMR_FREQIE_Pos) /*!< 0x00000008 */
  11546. #define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk /*!<FIFO request interrupt enable */
  11547. #define SAI_xIMR_CNRDYIE_Pos (4U)
  11548. #define SAI_xIMR_CNRDYIE_Msk (0x1U << SAI_xIMR_CNRDYIE_Pos) /*!< 0x00000010 */
  11549. #define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk /*!<Codec not ready interrupt enable */
  11550. #define SAI_xIMR_AFSDETIE_Pos (5U)
  11551. #define SAI_xIMR_AFSDETIE_Msk (0x1U << SAI_xIMR_AFSDETIE_Pos) /*!< 0x00000020 */
  11552. #define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk /*!<Anticipated frame synchronization detection interrupt enable */
  11553. #define SAI_xIMR_LFSDETIE_Pos (6U)
  11554. #define SAI_xIMR_LFSDETIE_Msk (0x1U << SAI_xIMR_LFSDETIE_Pos) /*!< 0x00000040 */
  11555. #define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk /*!<Late frame synchronization detection interrupt enable */
  11556. /******************** Bit definition for SAI_xSR register *******************/
  11557. #define SAI_xSR_OVRUDR_Pos (0U)
  11558. #define SAI_xSR_OVRUDR_Msk (0x1U << SAI_xSR_OVRUDR_Pos) /*!< 0x00000001 */
  11559. #define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk /*!<Overrun underrun */
  11560. #define SAI_xSR_MUTEDET_Pos (1U)
  11561. #define SAI_xSR_MUTEDET_Msk (0x1U << SAI_xSR_MUTEDET_Pos) /*!< 0x00000002 */
  11562. #define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk /*!<Mute detection */
  11563. #define SAI_xSR_WCKCFG_Pos (2U)
  11564. #define SAI_xSR_WCKCFG_Msk (0x1U << SAI_xSR_WCKCFG_Pos) /*!< 0x00000004 */
  11565. #define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk /*!<Wrong Clock Configuration */
  11566. #define SAI_xSR_FREQ_Pos (3U)
  11567. #define SAI_xSR_FREQ_Msk (0x1U << SAI_xSR_FREQ_Pos) /*!< 0x00000008 */
  11568. #define SAI_xSR_FREQ SAI_xSR_FREQ_Msk /*!<FIFO request */
  11569. #define SAI_xSR_CNRDY_Pos (4U)
  11570. #define SAI_xSR_CNRDY_Msk (0x1U << SAI_xSR_CNRDY_Pos) /*!< 0x00000010 */
  11571. #define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk /*!<Codec not ready */
  11572. #define SAI_xSR_AFSDET_Pos (5U)
  11573. #define SAI_xSR_AFSDET_Msk (0x1U << SAI_xSR_AFSDET_Pos) /*!< 0x00000020 */
  11574. #define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk /*!<Anticipated frame synchronization detection */
  11575. #define SAI_xSR_LFSDET_Pos (6U)
  11576. #define SAI_xSR_LFSDET_Msk (0x1U << SAI_xSR_LFSDET_Pos) /*!< 0x00000040 */
  11577. #define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk /*!<Late frame synchronization detection */
  11578. #define SAI_xSR_FLVL_Pos (16U)
  11579. #define SAI_xSR_FLVL_Msk (0x7U << SAI_xSR_FLVL_Pos) /*!< 0x00070000 */
  11580. #define SAI_xSR_FLVL SAI_xSR_FLVL_Msk /*!<FLVL[2:0] (FIFO Level Threshold) */
  11581. #define SAI_xSR_FLVL_0 (0x1U << SAI_xSR_FLVL_Pos) /*!< 0x00010000 */
  11582. #define SAI_xSR_FLVL_1 (0x2U << SAI_xSR_FLVL_Pos) /*!< 0x00020000 */
  11583. #define SAI_xSR_FLVL_2 (0x4U << SAI_xSR_FLVL_Pos) /*!< 0x00040000 */
  11584. /****************** Bit definition for SAI_xCLRFR register ******************/
  11585. #define SAI_xCLRFR_COVRUDR_Pos (0U)
  11586. #define SAI_xCLRFR_COVRUDR_Msk (0x1U << SAI_xCLRFR_COVRUDR_Pos) /*!< 0x00000001 */
  11587. #define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk /*!<Clear Overrun underrun */
  11588. #define SAI_xCLRFR_CMUTEDET_Pos (1U)
  11589. #define SAI_xCLRFR_CMUTEDET_Msk (0x1U << SAI_xCLRFR_CMUTEDET_Pos) /*!< 0x00000002 */
  11590. #define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk /*!<Clear Mute detection */
  11591. #define SAI_xCLRFR_CWCKCFG_Pos (2U)
  11592. #define SAI_xCLRFR_CWCKCFG_Msk (0x1U << SAI_xCLRFR_CWCKCFG_Pos) /*!< 0x00000004 */
  11593. #define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk /*!<Clear Wrong Clock Configuration */
  11594. #define SAI_xCLRFR_CFREQ_Pos (3U)
  11595. #define SAI_xCLRFR_CFREQ_Msk (0x1U << SAI_xCLRFR_CFREQ_Pos) /*!< 0x00000008 */
  11596. #define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk /*!<Clear FIFO request */
  11597. #define SAI_xCLRFR_CCNRDY_Pos (4U)
  11598. #define SAI_xCLRFR_CCNRDY_Msk (0x1U << SAI_xCLRFR_CCNRDY_Pos) /*!< 0x00000010 */
  11599. #define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk /*!<Clear Codec not ready */
  11600. #define SAI_xCLRFR_CAFSDET_Pos (5U)
  11601. #define SAI_xCLRFR_CAFSDET_Msk (0x1U << SAI_xCLRFR_CAFSDET_Pos) /*!< 0x00000020 */
  11602. #define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk /*!<Clear Anticipated frame synchronization detection */
  11603. #define SAI_xCLRFR_CLFSDET_Pos (6U)
  11604. #define SAI_xCLRFR_CLFSDET_Msk (0x1U << SAI_xCLRFR_CLFSDET_Pos) /*!< 0x00000040 */
  11605. #define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk /*!<Clear Late frame synchronization detection */
  11606. /****************** Bit definition for SAI_xDR register *********************/
  11607. #define SAI_xDR_DATA_Pos (0U)
  11608. #define SAI_xDR_DATA_Msk (0xFFFFFFFFU << SAI_xDR_DATA_Pos) /*!< 0xFFFFFFFF */
  11609. #define SAI_xDR_DATA SAI_xDR_DATA_Msk
  11610. /******************************************************************************/
  11611. /* */
  11612. /* SPDIF-RX Interface */
  11613. /* */
  11614. /******************************************************************************/
  11615. /******************** Bit definition for SPDIF_CR register *******************/
  11616. #define SPDIFRX_CR_SPDIFEN_Pos (0U)
  11617. #define SPDIFRX_CR_SPDIFEN_Msk (0x3U << SPDIFRX_CR_SPDIFEN_Pos) /*!< 0x00000003 */
  11618. #define SPDIFRX_CR_SPDIFEN SPDIFRX_CR_SPDIFEN_Msk /*!<Peripheral Block Enable */
  11619. #define SPDIFRX_CR_RXDMAEN_Pos (2U)
  11620. #define SPDIFRX_CR_RXDMAEN_Msk (0x1U << SPDIFRX_CR_RXDMAEN_Pos) /*!< 0x00000004 */
  11621. #define SPDIFRX_CR_RXDMAEN SPDIFRX_CR_RXDMAEN_Msk /*!<Receiver DMA Enable for data flow */
  11622. #define SPDIFRX_CR_RXSTEO_Pos (3U)
  11623. #define SPDIFRX_CR_RXSTEO_Msk (0x1U << SPDIFRX_CR_RXSTEO_Pos) /*!< 0x00000008 */
  11624. #define SPDIFRX_CR_RXSTEO SPDIFRX_CR_RXSTEO_Msk /*!<Stereo Mode */
  11625. #define SPDIFRX_CR_DRFMT_Pos (4U)
  11626. #define SPDIFRX_CR_DRFMT_Msk (0x3U << SPDIFRX_CR_DRFMT_Pos) /*!< 0x00000030 */
  11627. #define SPDIFRX_CR_DRFMT SPDIFRX_CR_DRFMT_Msk /*!<RX Data format */
  11628. #define SPDIFRX_CR_PMSK_Pos (6U)
  11629. #define SPDIFRX_CR_PMSK_Msk (0x1U << SPDIFRX_CR_PMSK_Pos) /*!< 0x00000040 */
  11630. #define SPDIFRX_CR_PMSK SPDIFRX_CR_PMSK_Msk /*!<Mask Parity error bit */
  11631. #define SPDIFRX_CR_VMSK_Pos (7U)
  11632. #define SPDIFRX_CR_VMSK_Msk (0x1U << SPDIFRX_CR_VMSK_Pos) /*!< 0x00000080 */
  11633. #define SPDIFRX_CR_VMSK SPDIFRX_CR_VMSK_Msk /*!<Mask of Validity bit */
  11634. #define SPDIFRX_CR_CUMSK_Pos (8U)
  11635. #define SPDIFRX_CR_CUMSK_Msk (0x1U << SPDIFRX_CR_CUMSK_Pos) /*!< 0x00000100 */
  11636. #define SPDIFRX_CR_CUMSK SPDIFRX_CR_CUMSK_Msk /*!<Mask of channel status and user bits */
  11637. #define SPDIFRX_CR_PTMSK_Pos (9U)
  11638. #define SPDIFRX_CR_PTMSK_Msk (0x1U << SPDIFRX_CR_PTMSK_Pos) /*!< 0x00000200 */
  11639. #define SPDIFRX_CR_PTMSK SPDIFRX_CR_PTMSK_Msk /*!<Mask of Preamble Type bits */
  11640. #define SPDIFRX_CR_CBDMAEN_Pos (10U)
  11641. #define SPDIFRX_CR_CBDMAEN_Msk (0x1U << SPDIFRX_CR_CBDMAEN_Pos) /*!< 0x00000400 */
  11642. #define SPDIFRX_CR_CBDMAEN SPDIFRX_CR_CBDMAEN_Msk /*!<Control Buffer DMA ENable for control flow */
  11643. #define SPDIFRX_CR_CHSEL_Pos (11U)
  11644. #define SPDIFRX_CR_CHSEL_Msk (0x1U << SPDIFRX_CR_CHSEL_Pos) /*!< 0x00000800 */
  11645. #define SPDIFRX_CR_CHSEL SPDIFRX_CR_CHSEL_Msk /*!<Channel Selection */
  11646. #define SPDIFRX_CR_NBTR_Pos (12U)
  11647. #define SPDIFRX_CR_NBTR_Msk (0x3U << SPDIFRX_CR_NBTR_Pos) /*!< 0x00003000 */
  11648. #define SPDIFRX_CR_NBTR SPDIFRX_CR_NBTR_Msk /*!<Maximum allowed re-tries during synchronization phase */
  11649. #define SPDIFRX_CR_WFA_Pos (14U)
  11650. #define SPDIFRX_CR_WFA_Msk (0x1U << SPDIFRX_CR_WFA_Pos) /*!< 0x00004000 */
  11651. #define SPDIFRX_CR_WFA SPDIFRX_CR_WFA_Msk /*!<Wait For Activity */
  11652. #define SPDIFRX_CR_INSEL_Pos (16U)
  11653. #define SPDIFRX_CR_INSEL_Msk (0x7U << SPDIFRX_CR_INSEL_Pos) /*!< 0x00070000 */
  11654. #define SPDIFRX_CR_INSEL SPDIFRX_CR_INSEL_Msk /*!<SPDIF input selection */
  11655. /******************* Bit definition for SPDIFRX_IMR register *******************/
  11656. #define SPDIFRX_IMR_RXNEIE_Pos (0U)
  11657. #define SPDIFRX_IMR_RXNEIE_Msk (0x1U << SPDIFRX_IMR_RXNEIE_Pos) /*!< 0x00000001 */
  11658. #define SPDIFRX_IMR_RXNEIE SPDIFRX_IMR_RXNEIE_Msk /*!<RXNE interrupt enable */
  11659. #define SPDIFRX_IMR_CSRNEIE_Pos (1U)
  11660. #define SPDIFRX_IMR_CSRNEIE_Msk (0x1U << SPDIFRX_IMR_CSRNEIE_Pos) /*!< 0x00000002 */
  11661. #define SPDIFRX_IMR_CSRNEIE SPDIFRX_IMR_CSRNEIE_Msk /*!<Control Buffer Ready Interrupt Enable */
  11662. #define SPDIFRX_IMR_PERRIE_Pos (2U)
  11663. #define SPDIFRX_IMR_PERRIE_Msk (0x1U << SPDIFRX_IMR_PERRIE_Pos) /*!< 0x00000004 */
  11664. #define SPDIFRX_IMR_PERRIE SPDIFRX_IMR_PERRIE_Msk /*!<Parity error interrupt enable */
  11665. #define SPDIFRX_IMR_OVRIE_Pos (3U)
  11666. #define SPDIFRX_IMR_OVRIE_Msk (0x1U << SPDIFRX_IMR_OVRIE_Pos) /*!< 0x00000008 */
  11667. #define SPDIFRX_IMR_OVRIE SPDIFRX_IMR_OVRIE_Msk /*!<Overrun error Interrupt Enable */
  11668. #define SPDIFRX_IMR_SBLKIE_Pos (4U)
  11669. #define SPDIFRX_IMR_SBLKIE_Msk (0x1U << SPDIFRX_IMR_SBLKIE_Pos) /*!< 0x00000010 */
  11670. #define SPDIFRX_IMR_SBLKIE SPDIFRX_IMR_SBLKIE_Msk /*!<Synchronization Block Detected Interrupt Enable */
  11671. #define SPDIFRX_IMR_SYNCDIE_Pos (5U)
  11672. #define SPDIFRX_IMR_SYNCDIE_Msk (0x1U << SPDIFRX_IMR_SYNCDIE_Pos) /*!< 0x00000020 */
  11673. #define SPDIFRX_IMR_SYNCDIE SPDIFRX_IMR_SYNCDIE_Msk /*!<Synchronization Done */
  11674. #define SPDIFRX_IMR_IFEIE_Pos (6U)
  11675. #define SPDIFRX_IMR_IFEIE_Msk (0x1U << SPDIFRX_IMR_IFEIE_Pos) /*!< 0x00000040 */
  11676. #define SPDIFRX_IMR_IFEIE SPDIFRX_IMR_IFEIE_Msk /*!<Serial Interface Error Interrupt Enable */
  11677. /******************* Bit definition for SPDIFRX_SR register *******************/
  11678. #define SPDIFRX_SR_RXNE_Pos (0U)
  11679. #define SPDIFRX_SR_RXNE_Msk (0x1U << SPDIFRX_SR_RXNE_Pos) /*!< 0x00000001 */
  11680. #define SPDIFRX_SR_RXNE SPDIFRX_SR_RXNE_Msk /*!<Read data register not empty */
  11681. #define SPDIFRX_SR_CSRNE_Pos (1U)
  11682. #define SPDIFRX_SR_CSRNE_Msk (0x1U << SPDIFRX_SR_CSRNE_Pos) /*!< 0x00000002 */
  11683. #define SPDIFRX_SR_CSRNE SPDIFRX_SR_CSRNE_Msk /*!<The Control Buffer register is not empty */
  11684. #define SPDIFRX_SR_PERR_Pos (2U)
  11685. #define SPDIFRX_SR_PERR_Msk (0x1U << SPDIFRX_SR_PERR_Pos) /*!< 0x00000004 */
  11686. #define SPDIFRX_SR_PERR SPDIFRX_SR_PERR_Msk /*!<Parity error */
  11687. #define SPDIFRX_SR_OVR_Pos (3U)
  11688. #define SPDIFRX_SR_OVR_Msk (0x1U << SPDIFRX_SR_OVR_Pos) /*!< 0x00000008 */
  11689. #define SPDIFRX_SR_OVR SPDIFRX_SR_OVR_Msk /*!<Overrun error */
  11690. #define SPDIFRX_SR_SBD_Pos (4U)
  11691. #define SPDIFRX_SR_SBD_Msk (0x1U << SPDIFRX_SR_SBD_Pos) /*!< 0x00000010 */
  11692. #define SPDIFRX_SR_SBD SPDIFRX_SR_SBD_Msk /*!<Synchronization Block Detected */
  11693. #define SPDIFRX_SR_SYNCD_Pos (5U)
  11694. #define SPDIFRX_SR_SYNCD_Msk (0x1U << SPDIFRX_SR_SYNCD_Pos) /*!< 0x00000020 */
  11695. #define SPDIFRX_SR_SYNCD SPDIFRX_SR_SYNCD_Msk /*!<Synchronization Done */
  11696. #define SPDIFRX_SR_FERR_Pos (6U)
  11697. #define SPDIFRX_SR_FERR_Msk (0x1U << SPDIFRX_SR_FERR_Pos) /*!< 0x00000040 */
  11698. #define SPDIFRX_SR_FERR SPDIFRX_SR_FERR_Msk /*!<Framing error */
  11699. #define SPDIFRX_SR_SERR_Pos (7U)
  11700. #define SPDIFRX_SR_SERR_Msk (0x1U << SPDIFRX_SR_SERR_Pos) /*!< 0x00000080 */
  11701. #define SPDIFRX_SR_SERR SPDIFRX_SR_SERR_Msk /*!<Synchronization error */
  11702. #define SPDIFRX_SR_TERR_Pos (8U)
  11703. #define SPDIFRX_SR_TERR_Msk (0x1U << SPDIFRX_SR_TERR_Pos) /*!< 0x00000100 */
  11704. #define SPDIFRX_SR_TERR SPDIFRX_SR_TERR_Msk /*!<Time-out error */
  11705. #define SPDIFRX_SR_WIDTH5_Pos (16U)
  11706. #define SPDIFRX_SR_WIDTH5_Msk (0x7FFFU << SPDIFRX_SR_WIDTH5_Pos) /*!< 0x7FFF0000 */
  11707. #define SPDIFRX_SR_WIDTH5 SPDIFRX_SR_WIDTH5_Msk /*!<Duration of 5 symbols counted with spdif_clk */
  11708. /******************* Bit definition for SPDIFRX_IFCR register *******************/
  11709. #define SPDIFRX_IFCR_PERRCF_Pos (2U)
  11710. #define SPDIFRX_IFCR_PERRCF_Msk (0x1U << SPDIFRX_IFCR_PERRCF_Pos) /*!< 0x00000004 */
  11711. #define SPDIFRX_IFCR_PERRCF SPDIFRX_IFCR_PERRCF_Msk /*!<Clears the Parity error flag */
  11712. #define SPDIFRX_IFCR_OVRCF_Pos (3U)
  11713. #define SPDIFRX_IFCR_OVRCF_Msk (0x1U << SPDIFRX_IFCR_OVRCF_Pos) /*!< 0x00000008 */
  11714. #define SPDIFRX_IFCR_OVRCF SPDIFRX_IFCR_OVRCF_Msk /*!<Clears the Overrun error flag */
  11715. #define SPDIFRX_IFCR_SBDCF_Pos (4U)
  11716. #define SPDIFRX_IFCR_SBDCF_Msk (0x1U << SPDIFRX_IFCR_SBDCF_Pos) /*!< 0x00000010 */
  11717. #define SPDIFRX_IFCR_SBDCF SPDIFRX_IFCR_SBDCF_Msk /*!<Clears the Synchronization Block Detected flag */
  11718. #define SPDIFRX_IFCR_SYNCDCF_Pos (5U)
  11719. #define SPDIFRX_IFCR_SYNCDCF_Msk (0x1U << SPDIFRX_IFCR_SYNCDCF_Pos) /*!< 0x00000020 */
  11720. #define SPDIFRX_IFCR_SYNCDCF SPDIFRX_IFCR_SYNCDCF_Msk /*!<Clears the Synchronization Done flag */
  11721. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b00 case) *******************/
  11722. #define SPDIFRX_DR0_DR_Pos (0U)
  11723. #define SPDIFRX_DR0_DR_Msk (0xFFFFFFU << SPDIFRX_DR0_DR_Pos) /*!< 0x00FFFFFF */
  11724. #define SPDIFRX_DR0_DR SPDIFRX_DR0_DR_Msk /*!<Data value */
  11725. #define SPDIFRX_DR0_PE_Pos (24U)
  11726. #define SPDIFRX_DR0_PE_Msk (0x1U << SPDIFRX_DR0_PE_Pos) /*!< 0x01000000 */
  11727. #define SPDIFRX_DR0_PE SPDIFRX_DR0_PE_Msk /*!<Parity Error bit */
  11728. #define SPDIFRX_DR0_V_Pos (25U)
  11729. #define SPDIFRX_DR0_V_Msk (0x1U << SPDIFRX_DR0_V_Pos) /*!< 0x02000000 */
  11730. #define SPDIFRX_DR0_V SPDIFRX_DR0_V_Msk /*!<Validity bit */
  11731. #define SPDIFRX_DR0_U_Pos (26U)
  11732. #define SPDIFRX_DR0_U_Msk (0x1U << SPDIFRX_DR0_U_Pos) /*!< 0x04000000 */
  11733. #define SPDIFRX_DR0_U SPDIFRX_DR0_U_Msk /*!<User bit */
  11734. #define SPDIFRX_DR0_C_Pos (27U)
  11735. #define SPDIFRX_DR0_C_Msk (0x1U << SPDIFRX_DR0_C_Pos) /*!< 0x08000000 */
  11736. #define SPDIFRX_DR0_C SPDIFRX_DR0_C_Msk /*!<Channel Status bit */
  11737. #define SPDIFRX_DR0_PT_Pos (28U)
  11738. #define SPDIFRX_DR0_PT_Msk (0x3U << SPDIFRX_DR0_PT_Pos) /*!< 0x30000000 */
  11739. #define SPDIFRX_DR0_PT SPDIFRX_DR0_PT_Msk /*!<Preamble Type */
  11740. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b01 case) *******************/
  11741. #define SPDIFRX_DR1_DR_Pos (8U)
  11742. #define SPDIFRX_DR1_DR_Msk (0xFFFFFFU << SPDIFRX_DR1_DR_Pos) /*!< 0xFFFFFF00 */
  11743. #define SPDIFRX_DR1_DR SPDIFRX_DR1_DR_Msk /*!<Data value */
  11744. #define SPDIFRX_DR1_PT_Pos (4U)
  11745. #define SPDIFRX_DR1_PT_Msk (0x3U << SPDIFRX_DR1_PT_Pos) /*!< 0x00000030 */
  11746. #define SPDIFRX_DR1_PT SPDIFRX_DR1_PT_Msk /*!<Preamble Type */
  11747. #define SPDIFRX_DR1_C_Pos (3U)
  11748. #define SPDIFRX_DR1_C_Msk (0x1U << SPDIFRX_DR1_C_Pos) /*!< 0x00000008 */
  11749. #define SPDIFRX_DR1_C SPDIFRX_DR1_C_Msk /*!<Channel Status bit */
  11750. #define SPDIFRX_DR1_U_Pos (2U)
  11751. #define SPDIFRX_DR1_U_Msk (0x1U << SPDIFRX_DR1_U_Pos) /*!< 0x00000004 */
  11752. #define SPDIFRX_DR1_U SPDIFRX_DR1_U_Msk /*!<User bit */
  11753. #define SPDIFRX_DR1_V_Pos (1U)
  11754. #define SPDIFRX_DR1_V_Msk (0x1U << SPDIFRX_DR1_V_Pos) /*!< 0x00000002 */
  11755. #define SPDIFRX_DR1_V SPDIFRX_DR1_V_Msk /*!<Validity bit */
  11756. #define SPDIFRX_DR1_PE_Pos (0U)
  11757. #define SPDIFRX_DR1_PE_Msk (0x1U << SPDIFRX_DR1_PE_Pos) /*!< 0x00000001 */
  11758. #define SPDIFRX_DR1_PE SPDIFRX_DR1_PE_Msk /*!<Parity Error bit */
  11759. /******************* Bit definition for SPDIFRX_DR register (DRFMT = 0b10 case) *******************/
  11760. #define SPDIFRX_DR1_DRNL1_Pos (16U)
  11761. #define SPDIFRX_DR1_DRNL1_Msk (0xFFFFU << SPDIFRX_DR1_DRNL1_Pos) /*!< 0xFFFF0000 */
  11762. #define SPDIFRX_DR1_DRNL1 SPDIFRX_DR1_DRNL1_Msk /*!<Data value Channel B */
  11763. #define SPDIFRX_DR1_DRNL2_Pos (0U)
  11764. #define SPDIFRX_DR1_DRNL2_Msk (0xFFFFU << SPDIFRX_DR1_DRNL2_Pos) /*!< 0x0000FFFF */
  11765. #define SPDIFRX_DR1_DRNL2 SPDIFRX_DR1_DRNL2_Msk /*!<Data value Channel A */
  11766. /******************* Bit definition for SPDIFRX_CSR register *******************/
  11767. #define SPDIFRX_CSR_USR_Pos (0U)
  11768. #define SPDIFRX_CSR_USR_Msk (0xFFFFU << SPDIFRX_CSR_USR_Pos) /*!< 0x0000FFFF */
  11769. #define SPDIFRX_CSR_USR SPDIFRX_CSR_USR_Msk /*!<User data information */
  11770. #define SPDIFRX_CSR_CS_Pos (16U)
  11771. #define SPDIFRX_CSR_CS_Msk (0xFFU << SPDIFRX_CSR_CS_Pos) /*!< 0x00FF0000 */
  11772. #define SPDIFRX_CSR_CS SPDIFRX_CSR_CS_Msk /*!<Channel A status information */
  11773. #define SPDIFRX_CSR_SOB_Pos (24U)
  11774. #define SPDIFRX_CSR_SOB_Msk (0x1U << SPDIFRX_CSR_SOB_Pos) /*!< 0x01000000 */
  11775. #define SPDIFRX_CSR_SOB SPDIFRX_CSR_SOB_Msk /*!<Start Of Block */
  11776. /******************* Bit definition for SPDIFRX_DIR register *******************/
  11777. #define SPDIFRX_DIR_THI_Pos (0U)
  11778. #define SPDIFRX_DIR_THI_Msk (0x13FFU << SPDIFRX_DIR_THI_Pos) /*!< 0x000013FF */
  11779. #define SPDIFRX_DIR_THI SPDIFRX_DIR_THI_Msk /*!<Threshold LOW */
  11780. #define SPDIFRX_DIR_TLO_Pos (16U)
  11781. #define SPDIFRX_DIR_TLO_Msk (0x1FFFU << SPDIFRX_DIR_TLO_Pos) /*!< 0x1FFF0000 */
  11782. #define SPDIFRX_DIR_TLO SPDIFRX_DIR_TLO_Msk /*!<Threshold HIGH */
  11783. /******************************************************************************/
  11784. /* */
  11785. /* SD host Interface */
  11786. /* */
  11787. /******************************************************************************/
  11788. /****************** Bit definition for SDMMC_POWER register ******************/
  11789. #define SDMMC_POWER_PWRCTRL_Pos (0U)
  11790. #define SDMMC_POWER_PWRCTRL_Msk (0x3U << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000003 */
  11791. #define SDMMC_POWER_PWRCTRL SDMMC_POWER_PWRCTRL_Msk /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  11792. #define SDMMC_POWER_PWRCTRL_0 (0x1U << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x01 */
  11793. #define SDMMC_POWER_PWRCTRL_1 (0x2U << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x02 */
  11794. /****************** Bit definition for SDMMC_CLKCR register ******************/
  11795. #define SDMMC_CLKCR_CLKDIV_Pos (0U)
  11796. #define SDMMC_CLKCR_CLKDIV_Msk (0xFFU << SDMMC_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */
  11797. #define SDMMC_CLKCR_CLKDIV SDMMC_CLKCR_CLKDIV_Msk /*!<Clock divide factor */
  11798. #define SDMMC_CLKCR_CLKEN_Pos (8U)
  11799. #define SDMMC_CLKCR_CLKEN_Msk (0x1U << SDMMC_CLKCR_CLKEN_Pos) /*!< 0x00000100 */
  11800. #define SDMMC_CLKCR_CLKEN SDMMC_CLKCR_CLKEN_Msk /*!<Clock enable bit */
  11801. #define SDMMC_CLKCR_PWRSAV_Pos (9U)
  11802. #define SDMMC_CLKCR_PWRSAV_Msk (0x1U << SDMMC_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */
  11803. #define SDMMC_CLKCR_PWRSAV SDMMC_CLKCR_PWRSAV_Msk /*!<Power saving configuration bit */
  11804. #define SDMMC_CLKCR_BYPASS_Pos (10U)
  11805. #define SDMMC_CLKCR_BYPASS_Msk (0x1U << SDMMC_CLKCR_BYPASS_Pos) /*!< 0x00000400 */
  11806. #define SDMMC_CLKCR_BYPASS SDMMC_CLKCR_BYPASS_Msk /*!<Clock divider bypass enable bit */
  11807. #define SDMMC_CLKCR_WIDBUS_Pos (11U)
  11808. #define SDMMC_CLKCR_WIDBUS_Msk (0x3U << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */
  11809. #define SDMMC_CLKCR_WIDBUS SDMMC_CLKCR_WIDBUS_Msk /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  11810. #define SDMMC_CLKCR_WIDBUS_0 (0x1U << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x0800 */
  11811. #define SDMMC_CLKCR_WIDBUS_1 (0x2U << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x1000 */
  11812. #define SDMMC_CLKCR_NEGEDGE_Pos (13U)
  11813. #define SDMMC_CLKCR_NEGEDGE_Msk (0x1U << SDMMC_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */
  11814. #define SDMMC_CLKCR_NEGEDGE SDMMC_CLKCR_NEGEDGE_Msk /*!<SDMMC_CK dephasing selection bit */
  11815. #define SDMMC_CLKCR_HWFC_EN_Pos (14U)
  11816. #define SDMMC_CLKCR_HWFC_EN_Msk (0x1U << SDMMC_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */
  11817. #define SDMMC_CLKCR_HWFC_EN SDMMC_CLKCR_HWFC_EN_Msk /*!<HW Flow Control enable */
  11818. /******************* Bit definition for SDMMC_ARG register *******************/
  11819. #define SDMMC_ARG_CMDARG_Pos (0U)
  11820. #define SDMMC_ARG_CMDARG_Msk (0xFFFFFFFFU << SDMMC_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */
  11821. #define SDMMC_ARG_CMDARG SDMMC_ARG_CMDARG_Msk /*!<Command argument */
  11822. /******************* Bit definition for SDMMC_CMD register *******************/
  11823. #define SDMMC_CMD_CMDINDEX_Pos (0U)
  11824. #define SDMMC_CMD_CMDINDEX_Msk (0x3FU << SDMMC_CMD_CMDINDEX_Pos) /*!< 0x0000003F */
  11825. #define SDMMC_CMD_CMDINDEX SDMMC_CMD_CMDINDEX_Msk /*!<Command Index */
  11826. #define SDMMC_CMD_WAITRESP_Pos (6U)
  11827. #define SDMMC_CMD_WAITRESP_Msk (0x3U << SDMMC_CMD_WAITRESP_Pos) /*!< 0x000000C0 */
  11828. #define SDMMC_CMD_WAITRESP SDMMC_CMD_WAITRESP_Msk /*!<WAITRESP[1:0] bits (Wait for response bits) */
  11829. #define SDMMC_CMD_WAITRESP_0 (0x1U << SDMMC_CMD_WAITRESP_Pos) /*!< 0x0040 */
  11830. #define SDMMC_CMD_WAITRESP_1 (0x2U << SDMMC_CMD_WAITRESP_Pos) /*!< 0x0080 */
  11831. #define SDMMC_CMD_WAITINT_Pos (8U)
  11832. #define SDMMC_CMD_WAITINT_Msk (0x1U << SDMMC_CMD_WAITINT_Pos) /*!< 0x00000100 */
  11833. #define SDMMC_CMD_WAITINT SDMMC_CMD_WAITINT_Msk /*!<CPSM Waits for Interrupt Request */
  11834. #define SDMMC_CMD_WAITPEND_Pos (9U)
  11835. #define SDMMC_CMD_WAITPEND_Msk (0x1U << SDMMC_CMD_WAITPEND_Pos) /*!< 0x00000200 */
  11836. #define SDMMC_CMD_WAITPEND SDMMC_CMD_WAITPEND_Msk /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  11837. #define SDMMC_CMD_CPSMEN_Pos (10U)
  11838. #define SDMMC_CMD_CPSMEN_Msk (0x1U << SDMMC_CMD_CPSMEN_Pos) /*!< 0x00000400 */
  11839. #define SDMMC_CMD_CPSMEN SDMMC_CMD_CPSMEN_Msk /*!<Command path state machine (CPSM) Enable bit */
  11840. #define SDMMC_CMD_SDIOSUSPEND_Pos (11U)
  11841. #define SDMMC_CMD_SDIOSUSPEND_Msk (0x1U << SDMMC_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */
  11842. #define SDMMC_CMD_SDIOSUSPEND SDMMC_CMD_SDIOSUSPEND_Msk /*!<SD I/O suspend command */
  11843. /***************** Bit definition for SDMMC_RESPCMD register *****************/
  11844. #define SDMMC_RESPCMD_RESPCMD_Pos (0U)
  11845. #define SDMMC_RESPCMD_RESPCMD_Msk (0x3FU << SDMMC_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */
  11846. #define SDMMC_RESPCMD_RESPCMD SDMMC_RESPCMD_RESPCMD_Msk /*!<Response command index */
  11847. /****************** Bit definition for SDMMC_RESP0 register ******************/
  11848. #define SDMMC_RESP0_CARDSTATUS0_Pos (0U)
  11849. #define SDMMC_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFU << SDMMC_RESP0_CARDSTATUS0_Pos) /*!< 0xFFFFFFFF */
  11850. #define SDMMC_RESP0_CARDSTATUS0 SDMMC_RESP0_CARDSTATUS0_Msk /*!<Card Status */
  11851. /****************** Bit definition for SDMMC_RESP1 register ******************/
  11852. #define SDMMC_RESP1_CARDSTATUS1_Pos (0U)
  11853. #define SDMMC_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFU << SDMMC_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
  11854. #define SDMMC_RESP1_CARDSTATUS1 SDMMC_RESP1_CARDSTATUS1_Msk /*!<Card Status */
  11855. /****************** Bit definition for SDMMC_RESP2 register ******************/
  11856. #define SDMMC_RESP2_CARDSTATUS2_Pos (0U)
  11857. #define SDMMC_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFU << SDMMC_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
  11858. #define SDMMC_RESP2_CARDSTATUS2 SDMMC_RESP2_CARDSTATUS2_Msk /*!<Card Status */
  11859. /****************** Bit definition for SDMMC_RESP3 register ******************/
  11860. #define SDMMC_RESP3_CARDSTATUS3_Pos (0U)
  11861. #define SDMMC_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFU << SDMMC_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
  11862. #define SDMMC_RESP3_CARDSTATUS3 SDMMC_RESP3_CARDSTATUS3_Msk /*!<Card Status */
  11863. /****************** Bit definition for SDMMC_RESP4 register ******************/
  11864. #define SDMMC_RESP4_CARDSTATUS4_Pos (0U)
  11865. #define SDMMC_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFU << SDMMC_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
  11866. #define SDMMC_RESP4_CARDSTATUS4 SDMMC_RESP4_CARDSTATUS4_Msk /*!<Card Status */
  11867. /****************** Bit definition for SDMMC_DTIMER register *****************/
  11868. #define SDMMC_DTIMER_DATATIME_Pos (0U)
  11869. #define SDMMC_DTIMER_DATATIME_Msk (0xFFFFFFFFU << SDMMC_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
  11870. #define SDMMC_DTIMER_DATATIME SDMMC_DTIMER_DATATIME_Msk /*!<Data timeout period. */
  11871. /****************** Bit definition for SDMMC_DLEN register *******************/
  11872. #define SDMMC_DLEN_DATALENGTH_Pos (0U)
  11873. #define SDMMC_DLEN_DATALENGTH_Msk (0x1FFFFFFU << SDMMC_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
  11874. #define SDMMC_DLEN_DATALENGTH SDMMC_DLEN_DATALENGTH_Msk /*!<Data length value */
  11875. /****************** Bit definition for SDMMC_DCTRL register ******************/
  11876. #define SDMMC_DCTRL_DTEN_Pos (0U)
  11877. #define SDMMC_DCTRL_DTEN_Msk (0x1U << SDMMC_DCTRL_DTEN_Pos) /*!< 0x00000001 */
  11878. #define SDMMC_DCTRL_DTEN SDMMC_DCTRL_DTEN_Msk /*!<Data transfer enabled bit */
  11879. #define SDMMC_DCTRL_DTDIR_Pos (1U)
  11880. #define SDMMC_DCTRL_DTDIR_Msk (0x1U << SDMMC_DCTRL_DTDIR_Pos) /*!< 0x00000002 */
  11881. #define SDMMC_DCTRL_DTDIR SDMMC_DCTRL_DTDIR_Msk /*!<Data transfer direction selection */
  11882. #define SDMMC_DCTRL_DTMODE_Pos (2U)
  11883. #define SDMMC_DCTRL_DTMODE_Msk (0x1U << SDMMC_DCTRL_DTMODE_Pos) /*!< 0x00000004 */
  11884. #define SDMMC_DCTRL_DTMODE SDMMC_DCTRL_DTMODE_Msk /*!<Data transfer mode selection */
  11885. #define SDMMC_DCTRL_DMAEN_Pos (3U)
  11886. #define SDMMC_DCTRL_DMAEN_Msk (0x1U << SDMMC_DCTRL_DMAEN_Pos) /*!< 0x00000008 */
  11887. #define SDMMC_DCTRL_DMAEN SDMMC_DCTRL_DMAEN_Msk /*!<DMA enabled bit */
  11888. #define SDMMC_DCTRL_DBLOCKSIZE_Pos (4U)
  11889. #define SDMMC_DCTRL_DBLOCKSIZE_Msk (0xFU << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */
  11890. #define SDMMC_DCTRL_DBLOCKSIZE SDMMC_DCTRL_DBLOCKSIZE_Msk /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  11891. #define SDMMC_DCTRL_DBLOCKSIZE_0 (0x1U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0010 */
  11892. #define SDMMC_DCTRL_DBLOCKSIZE_1 (0x2U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0020 */
  11893. #define SDMMC_DCTRL_DBLOCKSIZE_2 (0x4U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0040 */
  11894. #define SDMMC_DCTRL_DBLOCKSIZE_3 (0x8U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0080 */
  11895. #define SDMMC_DCTRL_RWSTART_Pos (8U)
  11896. #define SDMMC_DCTRL_RWSTART_Msk (0x1U << SDMMC_DCTRL_RWSTART_Pos) /*!< 0x00000100 */
  11897. #define SDMMC_DCTRL_RWSTART SDMMC_DCTRL_RWSTART_Msk /*!<Read wait start */
  11898. #define SDMMC_DCTRL_RWSTOP_Pos (9U)
  11899. #define SDMMC_DCTRL_RWSTOP_Msk (0x1U << SDMMC_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */
  11900. #define SDMMC_DCTRL_RWSTOP SDMMC_DCTRL_RWSTOP_Msk /*!<Read wait stop */
  11901. #define SDMMC_DCTRL_RWMOD_Pos (10U)
  11902. #define SDMMC_DCTRL_RWMOD_Msk (0x1U << SDMMC_DCTRL_RWMOD_Pos) /*!< 0x00000400 */
  11903. #define SDMMC_DCTRL_RWMOD SDMMC_DCTRL_RWMOD_Msk /*!<Read wait mode */
  11904. #define SDMMC_DCTRL_SDIOEN_Pos (11U)
  11905. #define SDMMC_DCTRL_SDIOEN_Msk (0x1U << SDMMC_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */
  11906. #define SDMMC_DCTRL_SDIOEN SDMMC_DCTRL_SDIOEN_Msk /*!<SD I/O enable functions */
  11907. /****************** Bit definition for SDMMC_DCOUNT register *****************/
  11908. #define SDMMC_DCOUNT_DATACOUNT_Pos (0U)
  11909. #define SDMMC_DCOUNT_DATACOUNT_Msk (0x1FFFFFFU << SDMMC_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
  11910. #define SDMMC_DCOUNT_DATACOUNT SDMMC_DCOUNT_DATACOUNT_Msk /*!<Data count value */
  11911. /****************** Bit definition for SDMMC_STA registe ********************/
  11912. #define SDMMC_STA_CCRCFAIL_Pos (0U)
  11913. #define SDMMC_STA_CCRCFAIL_Msk (0x1U << SDMMC_STA_CCRCFAIL_Pos) /*!< 0x00000001 */
  11914. #define SDMMC_STA_CCRCFAIL SDMMC_STA_CCRCFAIL_Msk /*!<Command response received (CRC check failed) */
  11915. #define SDMMC_STA_DCRCFAIL_Pos (1U)
  11916. #define SDMMC_STA_DCRCFAIL_Msk (0x1U << SDMMC_STA_DCRCFAIL_Pos) /*!< 0x00000002 */
  11917. #define SDMMC_STA_DCRCFAIL SDMMC_STA_DCRCFAIL_Msk /*!<Data block sent/received (CRC check failed) */
  11918. #define SDMMC_STA_CTIMEOUT_Pos (2U)
  11919. #define SDMMC_STA_CTIMEOUT_Msk (0x1U << SDMMC_STA_CTIMEOUT_Pos) /*!< 0x00000004 */
  11920. #define SDMMC_STA_CTIMEOUT SDMMC_STA_CTIMEOUT_Msk /*!<Command response timeout */
  11921. #define SDMMC_STA_DTIMEOUT_Pos (3U)
  11922. #define SDMMC_STA_DTIMEOUT_Msk (0x1U << SDMMC_STA_DTIMEOUT_Pos) /*!< 0x00000008 */
  11923. #define SDMMC_STA_DTIMEOUT SDMMC_STA_DTIMEOUT_Msk /*!<Data timeout */
  11924. #define SDMMC_STA_TXUNDERR_Pos (4U)
  11925. #define SDMMC_STA_TXUNDERR_Msk (0x1U << SDMMC_STA_TXUNDERR_Pos) /*!< 0x00000010 */
  11926. #define SDMMC_STA_TXUNDERR SDMMC_STA_TXUNDERR_Msk /*!<Transmit FIFO underrun error */
  11927. #define SDMMC_STA_RXOVERR_Pos (5U)
  11928. #define SDMMC_STA_RXOVERR_Msk (0x1U << SDMMC_STA_RXOVERR_Pos) /*!< 0x00000020 */
  11929. #define SDMMC_STA_RXOVERR SDMMC_STA_RXOVERR_Msk /*!<Received FIFO overrun error */
  11930. #define SDMMC_STA_CMDREND_Pos (6U)
  11931. #define SDMMC_STA_CMDREND_Msk (0x1U << SDMMC_STA_CMDREND_Pos) /*!< 0x00000040 */
  11932. #define SDMMC_STA_CMDREND SDMMC_STA_CMDREND_Msk /*!<Command response received (CRC check passed) */
  11933. #define SDMMC_STA_CMDSENT_Pos (7U)
  11934. #define SDMMC_STA_CMDSENT_Msk (0x1U << SDMMC_STA_CMDSENT_Pos) /*!< 0x00000080 */
  11935. #define SDMMC_STA_CMDSENT SDMMC_STA_CMDSENT_Msk /*!<Command sent (no response required) */
  11936. #define SDMMC_STA_DATAEND_Pos (8U)
  11937. #define SDMMC_STA_DATAEND_Msk (0x1U << SDMMC_STA_DATAEND_Pos) /*!< 0x00000100 */
  11938. #define SDMMC_STA_DATAEND SDMMC_STA_DATAEND_Msk /*!<Data end (data counter, SDIDCOUNT, is zero) */
  11939. #define SDMMC_STA_DBCKEND_Pos (10U)
  11940. #define SDMMC_STA_DBCKEND_Msk (0x1U << SDMMC_STA_DBCKEND_Pos) /*!< 0x00000400 */
  11941. #define SDMMC_STA_DBCKEND SDMMC_STA_DBCKEND_Msk /*!<Data block sent/received (CRC check passed) */
  11942. #define SDMMC_STA_CMDACT_Pos (11U)
  11943. #define SDMMC_STA_CMDACT_Msk (0x1U << SDMMC_STA_CMDACT_Pos) /*!< 0x00000800 */
  11944. #define SDMMC_STA_CMDACT SDMMC_STA_CMDACT_Msk /*!<Command transfer in progress */
  11945. #define SDMMC_STA_TXACT_Pos (12U)
  11946. #define SDMMC_STA_TXACT_Msk (0x1U << SDMMC_STA_TXACT_Pos) /*!< 0x00001000 */
  11947. #define SDMMC_STA_TXACT SDMMC_STA_TXACT_Msk /*!<Data transmit in progress */
  11948. #define SDMMC_STA_RXACT_Pos (13U)
  11949. #define SDMMC_STA_RXACT_Msk (0x1U << SDMMC_STA_RXACT_Pos) /*!< 0x00002000 */
  11950. #define SDMMC_STA_RXACT SDMMC_STA_RXACT_Msk /*!<Data receive in progress */
  11951. #define SDMMC_STA_TXFIFOHE_Pos (14U)
  11952. #define SDMMC_STA_TXFIFOHE_Msk (0x1U << SDMMC_STA_TXFIFOHE_Pos) /*!< 0x00004000 */
  11953. #define SDMMC_STA_TXFIFOHE SDMMC_STA_TXFIFOHE_Msk /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  11954. #define SDMMC_STA_RXFIFOHF_Pos (15U)
  11955. #define SDMMC_STA_RXFIFOHF_Msk (0x1U << SDMMC_STA_RXFIFOHF_Pos) /*!< 0x00008000 */
  11956. #define SDMMC_STA_RXFIFOHF SDMMC_STA_RXFIFOHF_Msk /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  11957. #define SDMMC_STA_TXFIFOF_Pos (16U)
  11958. #define SDMMC_STA_TXFIFOF_Msk (0x1U << SDMMC_STA_TXFIFOF_Pos) /*!< 0x00010000 */
  11959. #define SDMMC_STA_TXFIFOF SDMMC_STA_TXFIFOF_Msk /*!<Transmit FIFO full */
  11960. #define SDMMC_STA_RXFIFOF_Pos (17U)
  11961. #define SDMMC_STA_RXFIFOF_Msk (0x1U << SDMMC_STA_RXFIFOF_Pos) /*!< 0x00020000 */
  11962. #define SDMMC_STA_RXFIFOF SDMMC_STA_RXFIFOF_Msk /*!<Receive FIFO full */
  11963. #define SDMMC_STA_TXFIFOE_Pos (18U)
  11964. #define SDMMC_STA_TXFIFOE_Msk (0x1U << SDMMC_STA_TXFIFOE_Pos) /*!< 0x00040000 */
  11965. #define SDMMC_STA_TXFIFOE SDMMC_STA_TXFIFOE_Msk /*!<Transmit FIFO empty */
  11966. #define SDMMC_STA_RXFIFOE_Pos (19U)
  11967. #define SDMMC_STA_RXFIFOE_Msk (0x1U << SDMMC_STA_RXFIFOE_Pos) /*!< 0x00080000 */
  11968. #define SDMMC_STA_RXFIFOE SDMMC_STA_RXFIFOE_Msk /*!<Receive FIFO empty */
  11969. #define SDMMC_STA_TXDAVL_Pos (20U)
  11970. #define SDMMC_STA_TXDAVL_Msk (0x1U << SDMMC_STA_TXDAVL_Pos) /*!< 0x00100000 */
  11971. #define SDMMC_STA_TXDAVL SDMMC_STA_TXDAVL_Msk /*!<Data available in transmit FIFO */
  11972. #define SDMMC_STA_RXDAVL_Pos (21U)
  11973. #define SDMMC_STA_RXDAVL_Msk (0x1U << SDMMC_STA_RXDAVL_Pos) /*!< 0x00200000 */
  11974. #define SDMMC_STA_RXDAVL SDMMC_STA_RXDAVL_Msk /*!<Data available in receive FIFO */
  11975. #define SDMMC_STA_SDIOIT_Pos (22U)
  11976. #define SDMMC_STA_SDIOIT_Msk (0x1U << SDMMC_STA_SDIOIT_Pos) /*!< 0x00400000 */
  11977. #define SDMMC_STA_SDIOIT SDMMC_STA_SDIOIT_Msk /*!<SDMMC interrupt received */
  11978. /******************* Bit definition for SDMMC_ICR register *******************/
  11979. #define SDMMC_ICR_CCRCFAILC_Pos (0U)
  11980. #define SDMMC_ICR_CCRCFAILC_Msk (0x1U << SDMMC_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */
  11981. #define SDMMC_ICR_CCRCFAILC SDMMC_ICR_CCRCFAILC_Msk /*!<CCRCFAIL flag clear bit */
  11982. #define SDMMC_ICR_DCRCFAILC_Pos (1U)
  11983. #define SDMMC_ICR_DCRCFAILC_Msk (0x1U << SDMMC_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */
  11984. #define SDMMC_ICR_DCRCFAILC SDMMC_ICR_DCRCFAILC_Msk /*!<DCRCFAIL flag clear bit */
  11985. #define SDMMC_ICR_CTIMEOUTC_Pos (2U)
  11986. #define SDMMC_ICR_CTIMEOUTC_Msk (0x1U << SDMMC_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */
  11987. #define SDMMC_ICR_CTIMEOUTC SDMMC_ICR_CTIMEOUTC_Msk /*!<CTIMEOUT flag clear bit */
  11988. #define SDMMC_ICR_DTIMEOUTC_Pos (3U)
  11989. #define SDMMC_ICR_DTIMEOUTC_Msk (0x1U << SDMMC_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */
  11990. #define SDMMC_ICR_DTIMEOUTC SDMMC_ICR_DTIMEOUTC_Msk /*!<DTIMEOUT flag clear bit */
  11991. #define SDMMC_ICR_TXUNDERRC_Pos (4U)
  11992. #define SDMMC_ICR_TXUNDERRC_Msk (0x1U << SDMMC_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */
  11993. #define SDMMC_ICR_TXUNDERRC SDMMC_ICR_TXUNDERRC_Msk /*!<TXUNDERR flag clear bit */
  11994. #define SDMMC_ICR_RXOVERRC_Pos (5U)
  11995. #define SDMMC_ICR_RXOVERRC_Msk (0x1U << SDMMC_ICR_RXOVERRC_Pos) /*!< 0x00000020 */
  11996. #define SDMMC_ICR_RXOVERRC SDMMC_ICR_RXOVERRC_Msk /*!<RXOVERR flag clear bit */
  11997. #define SDMMC_ICR_CMDRENDC_Pos (6U)
  11998. #define SDMMC_ICR_CMDRENDC_Msk (0x1U << SDMMC_ICR_CMDRENDC_Pos) /*!< 0x00000040 */
  11999. #define SDMMC_ICR_CMDRENDC SDMMC_ICR_CMDRENDC_Msk /*!<CMDREND flag clear bit */
  12000. #define SDMMC_ICR_CMDSENTC_Pos (7U)
  12001. #define SDMMC_ICR_CMDSENTC_Msk (0x1U << SDMMC_ICR_CMDSENTC_Pos) /*!< 0x00000080 */
  12002. #define SDMMC_ICR_CMDSENTC SDMMC_ICR_CMDSENTC_Msk /*!<CMDSENT flag clear bit */
  12003. #define SDMMC_ICR_DATAENDC_Pos (8U)
  12004. #define SDMMC_ICR_DATAENDC_Msk (0x1U << SDMMC_ICR_DATAENDC_Pos) /*!< 0x00000100 */
  12005. #define SDMMC_ICR_DATAENDC SDMMC_ICR_DATAENDC_Msk /*!<DATAEND flag clear bit */
  12006. #define SDMMC_ICR_DBCKENDC_Pos (10U)
  12007. #define SDMMC_ICR_DBCKENDC_Msk (0x1U << SDMMC_ICR_DBCKENDC_Pos) /*!< 0x00000400 */
  12008. #define SDMMC_ICR_DBCKENDC SDMMC_ICR_DBCKENDC_Msk /*!<DBCKEND flag clear bit */
  12009. #define SDMMC_ICR_SDIOITC_Pos (22U)
  12010. #define SDMMC_ICR_SDIOITC_Msk (0x1U << SDMMC_ICR_SDIOITC_Pos) /*!< 0x00400000 */
  12011. #define SDMMC_ICR_SDIOITC SDMMC_ICR_SDIOITC_Msk /*!<SDMMCIT flag clear bit */
  12012. /****************** Bit definition for SDMMC_MASK register *******************/
  12013. #define SDMMC_MASK_CCRCFAILIE_Pos (0U)
  12014. #define SDMMC_MASK_CCRCFAILIE_Msk (0x1U << SDMMC_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */
  12015. #define SDMMC_MASK_CCRCFAILIE SDMMC_MASK_CCRCFAILIE_Msk /*!<Command CRC Fail Interrupt Enable */
  12016. #define SDMMC_MASK_DCRCFAILIE_Pos (1U)
  12017. #define SDMMC_MASK_DCRCFAILIE_Msk (0x1U << SDMMC_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */
  12018. #define SDMMC_MASK_DCRCFAILIE SDMMC_MASK_DCRCFAILIE_Msk /*!<Data CRC Fail Interrupt Enable */
  12019. #define SDMMC_MASK_CTIMEOUTIE_Pos (2U)
  12020. #define SDMMC_MASK_CTIMEOUTIE_Msk (0x1U << SDMMC_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */
  12021. #define SDMMC_MASK_CTIMEOUTIE SDMMC_MASK_CTIMEOUTIE_Msk /*!<Command TimeOut Interrupt Enable */
  12022. #define SDMMC_MASK_DTIMEOUTIE_Pos (3U)
  12023. #define SDMMC_MASK_DTIMEOUTIE_Msk (0x1U << SDMMC_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */
  12024. #define SDMMC_MASK_DTIMEOUTIE SDMMC_MASK_DTIMEOUTIE_Msk /*!<Data TimeOut Interrupt Enable */
  12025. #define SDMMC_MASK_TXUNDERRIE_Pos (4U)
  12026. #define SDMMC_MASK_TXUNDERRIE_Msk (0x1U << SDMMC_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */
  12027. #define SDMMC_MASK_TXUNDERRIE SDMMC_MASK_TXUNDERRIE_Msk /*!<Tx FIFO UnderRun Error Interrupt Enable */
  12028. #define SDMMC_MASK_RXOVERRIE_Pos (5U)
  12029. #define SDMMC_MASK_RXOVERRIE_Msk (0x1U << SDMMC_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */
  12030. #define SDMMC_MASK_RXOVERRIE SDMMC_MASK_RXOVERRIE_Msk /*!<Rx FIFO OverRun Error Interrupt Enable */
  12031. #define SDMMC_MASK_CMDRENDIE_Pos (6U)
  12032. #define SDMMC_MASK_CMDRENDIE_Msk (0x1U << SDMMC_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */
  12033. #define SDMMC_MASK_CMDRENDIE SDMMC_MASK_CMDRENDIE_Msk /*!<Command Response Received Interrupt Enable */
  12034. #define SDMMC_MASK_CMDSENTIE_Pos (7U)
  12035. #define SDMMC_MASK_CMDSENTIE_Msk (0x1U << SDMMC_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */
  12036. #define SDMMC_MASK_CMDSENTIE SDMMC_MASK_CMDSENTIE_Msk /*!<Command Sent Interrupt Enable */
  12037. #define SDMMC_MASK_DATAENDIE_Pos (8U)
  12038. #define SDMMC_MASK_DATAENDIE_Msk (0x1U << SDMMC_MASK_DATAENDIE_Pos) /*!< 0x00000100 */
  12039. #define SDMMC_MASK_DATAENDIE SDMMC_MASK_DATAENDIE_Msk /*!<Data End Interrupt Enable */
  12040. #define SDMMC_MASK_DBCKENDIE_Pos (10U)
  12041. #define SDMMC_MASK_DBCKENDIE_Msk (0x1U << SDMMC_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */
  12042. #define SDMMC_MASK_DBCKENDIE SDMMC_MASK_DBCKENDIE_Msk /*!<Data Block End Interrupt Enable */
  12043. #define SDMMC_MASK_CMDACTIE_Pos (11U)
  12044. #define SDMMC_MASK_CMDACTIE_Msk (0x1U << SDMMC_MASK_CMDACTIE_Pos) /*!< 0x00000800 */
  12045. #define SDMMC_MASK_CMDACTIE SDMMC_MASK_CMDACTIE_Msk /*!<CCommand Acting Interrupt Enable */
  12046. #define SDMMC_MASK_TXACTIE_Pos (12U)
  12047. #define SDMMC_MASK_TXACTIE_Msk (0x1U << SDMMC_MASK_TXACTIE_Pos) /*!< 0x00001000 */
  12048. #define SDMMC_MASK_TXACTIE SDMMC_MASK_TXACTIE_Msk /*!<Data Transmit Acting Interrupt Enable */
  12049. #define SDMMC_MASK_RXACTIE_Pos (13U)
  12050. #define SDMMC_MASK_RXACTIE_Msk (0x1U << SDMMC_MASK_RXACTIE_Pos) /*!< 0x00002000 */
  12051. #define SDMMC_MASK_RXACTIE SDMMC_MASK_RXACTIE_Msk /*!<Data receive acting interrupt enabled */
  12052. #define SDMMC_MASK_TXFIFOHEIE_Pos (14U)
  12053. #define SDMMC_MASK_TXFIFOHEIE_Msk (0x1U << SDMMC_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */
  12054. #define SDMMC_MASK_TXFIFOHEIE SDMMC_MASK_TXFIFOHEIE_Msk /*!<Tx FIFO Half Empty interrupt Enable */
  12055. #define SDMMC_MASK_RXFIFOHFIE_Pos (15U)
  12056. #define SDMMC_MASK_RXFIFOHFIE_Msk (0x1U << SDMMC_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */
  12057. #define SDMMC_MASK_RXFIFOHFIE SDMMC_MASK_RXFIFOHFIE_Msk /*!<Rx FIFO Half Full interrupt Enable */
  12058. #define SDMMC_MASK_TXFIFOFIE_Pos (16U)
  12059. #define SDMMC_MASK_TXFIFOFIE_Msk (0x1U << SDMMC_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */
  12060. #define SDMMC_MASK_TXFIFOFIE SDMMC_MASK_TXFIFOFIE_Msk /*!<Tx FIFO Full interrupt Enable */
  12061. #define SDMMC_MASK_RXFIFOFIE_Pos (17U)
  12062. #define SDMMC_MASK_RXFIFOFIE_Msk (0x1U << SDMMC_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */
  12063. #define SDMMC_MASK_RXFIFOFIE SDMMC_MASK_RXFIFOFIE_Msk /*!<Rx FIFO Full interrupt Enable */
  12064. #define SDMMC_MASK_TXFIFOEIE_Pos (18U)
  12065. #define SDMMC_MASK_TXFIFOEIE_Msk (0x1U << SDMMC_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */
  12066. #define SDMMC_MASK_TXFIFOEIE SDMMC_MASK_TXFIFOEIE_Msk /*!<Tx FIFO Empty interrupt Enable */
  12067. #define SDMMC_MASK_RXFIFOEIE_Pos (19U)
  12068. #define SDMMC_MASK_RXFIFOEIE_Msk (0x1U << SDMMC_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */
  12069. #define SDMMC_MASK_RXFIFOEIE SDMMC_MASK_RXFIFOEIE_Msk /*!<Rx FIFO Empty interrupt Enable */
  12070. #define SDMMC_MASK_TXDAVLIE_Pos (20U)
  12071. #define SDMMC_MASK_TXDAVLIE_Msk (0x1U << SDMMC_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */
  12072. #define SDMMC_MASK_TXDAVLIE SDMMC_MASK_TXDAVLIE_Msk /*!<Data available in Tx FIFO interrupt Enable */
  12073. #define SDMMC_MASK_RXDAVLIE_Pos (21U)
  12074. #define SDMMC_MASK_RXDAVLIE_Msk (0x1U << SDMMC_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */
  12075. #define SDMMC_MASK_RXDAVLIE SDMMC_MASK_RXDAVLIE_Msk /*!<Data available in Rx FIFO interrupt Enable */
  12076. #define SDMMC_MASK_SDIOITIE_Pos (22U)
  12077. #define SDMMC_MASK_SDIOITIE_Msk (0x1U << SDMMC_MASK_SDIOITIE_Pos) /*!< 0x00400000 */
  12078. #define SDMMC_MASK_SDIOITIE SDMMC_MASK_SDIOITIE_Msk /*!<SDMMC Mode Interrupt Received interrupt Enable */
  12079. /***************** Bit definition for SDMMC_FIFOCNT register *****************/
  12080. #define SDMMC_FIFOCNT_FIFOCOUNT_Pos (0U)
  12081. #define SDMMC_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFU << SDMMC_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */
  12082. #define SDMMC_FIFOCNT_FIFOCOUNT SDMMC_FIFOCNT_FIFOCOUNT_Msk /*!<Remaining number of words to be written to or read from the FIFO */
  12083. /****************** Bit definition for SDMMC_FIFO register *******************/
  12084. #define SDMMC_FIFO_FIFODATA_Pos (0U)
  12085. #define SDMMC_FIFO_FIFODATA_Msk (0xFFFFFFFFU << SDMMC_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
  12086. #define SDMMC_FIFO_FIFODATA SDMMC_FIFO_FIFODATA_Msk /*!<Receive and transmit FIFO data */
  12087. /******************************************************************************/
  12088. /* */
  12089. /* Serial Peripheral Interface (SPI) */
  12090. /* */
  12091. /******************************************************************************/
  12092. /******************* Bit definition for SPI_CR1 register ********************/
  12093. #define SPI_CR1_CPHA_Pos (0U)
  12094. #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  12095. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
  12096. #define SPI_CR1_CPOL_Pos (1U)
  12097. #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  12098. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
  12099. #define SPI_CR1_MSTR_Pos (2U)
  12100. #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  12101. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
  12102. #define SPI_CR1_BR_Pos (3U)
  12103. #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  12104. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
  12105. #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  12106. #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  12107. #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  12108. #define SPI_CR1_SPE_Pos (6U)
  12109. #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  12110. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
  12111. #define SPI_CR1_LSBFIRST_Pos (7U)
  12112. #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  12113. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
  12114. #define SPI_CR1_SSI_Pos (8U)
  12115. #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  12116. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
  12117. #define SPI_CR1_SSM_Pos (9U)
  12118. #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  12119. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
  12120. #define SPI_CR1_RXONLY_Pos (10U)
  12121. #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  12122. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
  12123. #define SPI_CR1_CRCL_Pos (11U)
  12124. #define SPI_CR1_CRCL_Msk (0x1U << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */
  12125. #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */
  12126. #define SPI_CR1_CRCNEXT_Pos (12U)
  12127. #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  12128. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
  12129. #define SPI_CR1_CRCEN_Pos (13U)
  12130. #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  12131. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
  12132. #define SPI_CR1_BIDIOE_Pos (14U)
  12133. #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  12134. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
  12135. #define SPI_CR1_BIDIMODE_Pos (15U)
  12136. #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  12137. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
  12138. /******************* Bit definition for SPI_CR2 register ********************/
  12139. #define SPI_CR2_RXDMAEN_Pos (0U)
  12140. #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  12141. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  12142. #define SPI_CR2_TXDMAEN_Pos (1U)
  12143. #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  12144. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  12145. #define SPI_CR2_SSOE_Pos (2U)
  12146. #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  12147. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  12148. #define SPI_CR2_NSSP_Pos (3U)
  12149. #define SPI_CR2_NSSP_Msk (0x1U << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */
  12150. #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */
  12151. #define SPI_CR2_FRF_Pos (4U)
  12152. #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  12153. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
  12154. #define SPI_CR2_ERRIE_Pos (5U)
  12155. #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  12156. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  12157. #define SPI_CR2_RXNEIE_Pos (6U)
  12158. #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  12159. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  12160. #define SPI_CR2_TXEIE_Pos (7U)
  12161. #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  12162. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  12163. #define SPI_CR2_DS_Pos (8U)
  12164. #define SPI_CR2_DS_Msk (0xFU << SPI_CR2_DS_Pos) /*!< 0x00000F00 */
  12165. #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */
  12166. #define SPI_CR2_DS_0 (0x1U << SPI_CR2_DS_Pos) /*!< 0x00000100 */
  12167. #define SPI_CR2_DS_1 (0x2U << SPI_CR2_DS_Pos) /*!< 0x00000200 */
  12168. #define SPI_CR2_DS_2 (0x4U << SPI_CR2_DS_Pos) /*!< 0x00000400 */
  12169. #define SPI_CR2_DS_3 (0x8U << SPI_CR2_DS_Pos) /*!< 0x00000800 */
  12170. #define SPI_CR2_FRXTH_Pos (12U)
  12171. #define SPI_CR2_FRXTH_Msk (0x1U << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */
  12172. #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */
  12173. #define SPI_CR2_LDMARX_Pos (13U)
  12174. #define SPI_CR2_LDMARX_Msk (0x1U << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */
  12175. #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */
  12176. #define SPI_CR2_LDMATX_Pos (14U)
  12177. #define SPI_CR2_LDMATX_Msk (0x1U << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */
  12178. #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */
  12179. /******************** Bit definition for SPI_SR register ********************/
  12180. #define SPI_SR_RXNE_Pos (0U)
  12181. #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  12182. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  12183. #define SPI_SR_TXE_Pos (1U)
  12184. #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  12185. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  12186. #define SPI_SR_CHSIDE_Pos (2U)
  12187. #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  12188. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  12189. #define SPI_SR_UDR_Pos (3U)
  12190. #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  12191. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  12192. #define SPI_SR_CRCERR_Pos (4U)
  12193. #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  12194. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  12195. #define SPI_SR_MODF_Pos (5U)
  12196. #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  12197. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  12198. #define SPI_SR_OVR_Pos (6U)
  12199. #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  12200. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  12201. #define SPI_SR_BSY_Pos (7U)
  12202. #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  12203. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  12204. #define SPI_SR_FRE_Pos (8U)
  12205. #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  12206. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
  12207. #define SPI_SR_FRLVL_Pos (9U)
  12208. #define SPI_SR_FRLVL_Msk (0x3U << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
  12209. #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
  12210. #define SPI_SR_FRLVL_0 (0x1U << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */
  12211. #define SPI_SR_FRLVL_1 (0x2U << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */
  12212. #define SPI_SR_FTLVL_Pos (11U)
  12213. #define SPI_SR_FTLVL_Msk (0x3U << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
  12214. #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
  12215. #define SPI_SR_FTLVL_0 (0x1U << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */
  12216. #define SPI_SR_FTLVL_1 (0x2U << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */
  12217. /******************** Bit definition for SPI_DR register ********************/
  12218. #define SPI_DR_DR_Pos (0U)
  12219. #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  12220. #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
  12221. /******************* Bit definition for SPI_CRCPR register ******************/
  12222. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  12223. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  12224. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
  12225. /****************** Bit definition for SPI_RXCRCR register ******************/
  12226. #define SPI_RXCRCR_RXCRC_Pos (0U)
  12227. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  12228. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
  12229. /****************** Bit definition for SPI_TXCRCR register ******************/
  12230. #define SPI_TXCRCR_TXCRC_Pos (0U)
  12231. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  12232. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
  12233. /****************** Bit definition for SPI_I2SCFGR register *****************/
  12234. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  12235. #define SPI_I2SCFGR_CHLEN_Msk (0x1U << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  12236. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  12237. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  12238. #define SPI_I2SCFGR_DATLEN_Msk (0x3U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  12239. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
  12240. #define SPI_I2SCFGR_DATLEN_0 (0x1U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  12241. #define SPI_I2SCFGR_DATLEN_1 (0x2U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  12242. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  12243. #define SPI_I2SCFGR_CKPOL_Msk (0x1U << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  12244. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
  12245. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  12246. #define SPI_I2SCFGR_I2SSTD_Msk (0x3U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  12247. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
  12248. #define SPI_I2SCFGR_I2SSTD_0 (0x1U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  12249. #define SPI_I2SCFGR_I2SSTD_1 (0x2U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  12250. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  12251. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1U << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  12252. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  12253. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  12254. #define SPI_I2SCFGR_I2SCFG_Msk (0x3U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  12255. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  12256. #define SPI_I2SCFGR_I2SCFG_0 (0x1U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  12257. #define SPI_I2SCFGR_I2SCFG_1 (0x2U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  12258. #define SPI_I2SCFGR_I2SE_Pos (10U)
  12259. #define SPI_I2SCFGR_I2SE_Msk (0x1U << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  12260. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
  12261. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  12262. #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  12263. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  12264. #define SPI_I2SCFGR_ASTRTEN_Pos (12U)
  12265. #define SPI_I2SCFGR_ASTRTEN_Msk (0x1U << SPI_I2SCFGR_ASTRTEN_Pos) /*!< 0x00001000 */
  12266. #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk /*!<Asynchronous start enable */
  12267. /****************** Bit definition for SPI_I2SPR register *******************/
  12268. #define SPI_I2SPR_I2SDIV_Pos (0U)
  12269. #define SPI_I2SPR_I2SDIV_Msk (0xFFU << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  12270. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
  12271. #define SPI_I2SPR_ODD_Pos (8U)
  12272. #define SPI_I2SPR_ODD_Msk (0x1U << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  12273. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
  12274. #define SPI_I2SPR_MCKOE_Pos (9U)
  12275. #define SPI_I2SPR_MCKOE_Msk (0x1U << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  12276. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
  12277. /******************************************************************************/
  12278. /* */
  12279. /* SYSCFG */
  12280. /* */
  12281. /******************************************************************************/
  12282. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  12283. #define SYSCFG_MEMRMP_MEM_BOOT_Pos (0U)
  12284. #define SYSCFG_MEMRMP_MEM_BOOT_Msk (0x1U << SYSCFG_MEMRMP_MEM_BOOT_Pos) /*!< 0x00000001 */
  12285. #define SYSCFG_MEMRMP_MEM_BOOT SYSCFG_MEMRMP_MEM_BOOT_Msk /*!< Boot information after Reset */
  12286. #define SYSCFG_MEMRMP_SWP_FMC_Pos (10U)
  12287. #define SYSCFG_MEMRMP_SWP_FMC_Msk (0x3U << SYSCFG_MEMRMP_SWP_FMC_Pos) /*!< 0x00000C00 */
  12288. #define SYSCFG_MEMRMP_SWP_FMC SYSCFG_MEMRMP_SWP_FMC_Msk /*!< FMC Memory Mapping swapping */
  12289. #define SYSCFG_MEMRMP_SWP_FMC_0 (0x1U << SYSCFG_MEMRMP_SWP_FMC_Pos) /*!< 0x00000400 */
  12290. #define SYSCFG_MEMRMP_SWP_FMC_1 (0x2U << SYSCFG_MEMRMP_SWP_FMC_Pos) /*!< 0x00000800 */
  12291. /****************** Bit definition for SYSCFG_PMC register ******************/
  12292. #define SYSCFG_PMC_ADCxDC2_Pos (16U)
  12293. #define SYSCFG_PMC_ADCxDC2_Msk (0x7U << SYSCFG_PMC_ADCxDC2_Pos) /*!< 0x00070000 */
  12294. #define SYSCFG_PMC_ADCxDC2 SYSCFG_PMC_ADCxDC2_Msk /*!< Refer to AN4073 on how to use this bit */
  12295. #define SYSCFG_PMC_ADC1DC2_Pos (16U)
  12296. #define SYSCFG_PMC_ADC1DC2_Msk (0x1U << SYSCFG_PMC_ADC1DC2_Pos) /*!< 0x00010000 */
  12297. #define SYSCFG_PMC_ADC1DC2 SYSCFG_PMC_ADC1DC2_Msk /*!< Refer to AN4073 on how to use this bit */
  12298. #define SYSCFG_PMC_ADC2DC2_Pos (17U)
  12299. #define SYSCFG_PMC_ADC2DC2_Msk (0x1U << SYSCFG_PMC_ADC2DC2_Pos) /*!< 0x00020000 */
  12300. #define SYSCFG_PMC_ADC2DC2 SYSCFG_PMC_ADC2DC2_Msk /*!< Refer to AN4073 on how to use this bit */
  12301. #define SYSCFG_PMC_ADC3DC2_Pos (18U)
  12302. #define SYSCFG_PMC_ADC3DC2_Msk (0x1U << SYSCFG_PMC_ADC3DC2_Pos) /*!< 0x00040000 */
  12303. #define SYSCFG_PMC_ADC3DC2 SYSCFG_PMC_ADC3DC2_Msk /*!< Refer to AN4073 on how to use this bit */
  12304. #define SYSCFG_PMC_MII_RMII_SEL_Pos (23U)
  12305. #define SYSCFG_PMC_MII_RMII_SEL_Msk (0x1U << SYSCFG_PMC_MII_RMII_SEL_Pos) /*!< 0x00800000 */
  12306. #define SYSCFG_PMC_MII_RMII_SEL SYSCFG_PMC_MII_RMII_SEL_Msk /*!<Ethernet PHY interface selection */
  12307. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  12308. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  12309. #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  12310. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */
  12311. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  12312. #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  12313. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */
  12314. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  12315. #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  12316. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */
  12317. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  12318. #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  12319. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */
  12320. /**
  12321. * @brief EXTI0 configuration
  12322. */
  12323. #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U /*!<PA[0] pin */
  12324. #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U /*!<PB[0] pin */
  12325. #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U /*!<PC[0] pin */
  12326. #define SYSCFG_EXTICR1_EXTI0_PD 0x0003U /*!<PD[0] pin */
  12327. #define SYSCFG_EXTICR1_EXTI0_PE 0x0004U /*!<PE[0] pin */
  12328. #define SYSCFG_EXTICR1_EXTI0_PF 0x0005U /*!<PF[0] pin */
  12329. #define SYSCFG_EXTICR1_EXTI0_PG 0x0006U /*!<PG[0] pin */
  12330. #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U /*!<PH[0] pin */
  12331. #define SYSCFG_EXTICR1_EXTI0_PI 0x0008U /*!<PI[0] pin */
  12332. #define SYSCFG_EXTICR1_EXTI0_PJ 0x0009U /*!<PJ[0] pin */
  12333. #define SYSCFG_EXTICR1_EXTI0_PK 0x000AU /*!<PK[0] pin */
  12334. /**
  12335. * @brief EXTI1 configuration
  12336. */
  12337. #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U /*!<PA[1] pin */
  12338. #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U /*!<PB[1] pin */
  12339. #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U /*!<PC[1] pin */
  12340. #define SYSCFG_EXTICR1_EXTI1_PD 0x0030U /*!<PD[1] pin */
  12341. #define SYSCFG_EXTICR1_EXTI1_PE 0x0040U /*!<PE[1] pin */
  12342. #define SYSCFG_EXTICR1_EXTI1_PF 0x0050U /*!<PF[1] pin */
  12343. #define SYSCFG_EXTICR1_EXTI1_PG 0x0060U /*!<PG[1] pin */
  12344. #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U /*!<PH[1] pin */
  12345. #define SYSCFG_EXTICR1_EXTI1_PI 0x0080U /*!<PI[1] pin */
  12346. #define SYSCFG_EXTICR1_EXTI1_PJ 0x0090U /*!<PJ[1] pin */
  12347. #define SYSCFG_EXTICR1_EXTI1_PK 0x00A0U /*!<PK[1] pin */
  12348. /**
  12349. * @brief EXTI2 configuration
  12350. */
  12351. #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U /*!<PA[2] pin */
  12352. #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U /*!<PB[2] pin */
  12353. #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U /*!<PC[2] pin */
  12354. #define SYSCFG_EXTICR1_EXTI2_PD 0x0300U /*!<PD[2] pin */
  12355. #define SYSCFG_EXTICR1_EXTI2_PE 0x0400U /*!<PE[2] pin */
  12356. #define SYSCFG_EXTICR1_EXTI2_PF 0x0500U /*!<PF[2] pin */
  12357. #define SYSCFG_EXTICR1_EXTI2_PG 0x0600U /*!<PG[2] pin */
  12358. #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U /*!<PH[2] pin */
  12359. #define SYSCFG_EXTICR1_EXTI2_PI 0x0800U /*!<PI[2] pin */
  12360. #define SYSCFG_EXTICR1_EXTI2_PJ 0x0900U /*!<PJ[2] pin */
  12361. #define SYSCFG_EXTICR1_EXTI2_PK 0x0A00U /*!<PK[2] pin */
  12362. /**
  12363. * @brief EXTI3 configuration
  12364. */
  12365. #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U /*!<PA[3] pin */
  12366. #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U /*!<PB[3] pin */
  12367. #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U /*!<PC[3] pin */
  12368. #define SYSCFG_EXTICR1_EXTI3_PD 0x3000U /*!<PD[3] pin */
  12369. #define SYSCFG_EXTICR1_EXTI3_PE 0x4000U /*!<PE[3] pin */
  12370. #define SYSCFG_EXTICR1_EXTI3_PF 0x5000U /*!<PF[3] pin */
  12371. #define SYSCFG_EXTICR1_EXTI3_PG 0x6000U /*!<PG[3] pin */
  12372. #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U /*!<PH[3] pin */
  12373. #define SYSCFG_EXTICR1_EXTI3_PI 0x8000U /*!<PI[3] pin */
  12374. #define SYSCFG_EXTICR1_EXTI3_PJ 0x9000U /*!<PJ[3] pin */
  12375. #define SYSCFG_EXTICR1_EXTI3_PK 0xA000U /*!<PK[3] pin */
  12376. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  12377. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  12378. #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  12379. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */
  12380. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  12381. #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  12382. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */
  12383. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  12384. #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  12385. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */
  12386. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  12387. #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  12388. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */
  12389. /**
  12390. * @brief EXTI4 configuration
  12391. */
  12392. #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U /*!<PA[4] pin */
  12393. #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U /*!<PB[4] pin */
  12394. #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U /*!<PC[4] pin */
  12395. #define SYSCFG_EXTICR2_EXTI4_PD 0x0003U /*!<PD[4] pin */
  12396. #define SYSCFG_EXTICR2_EXTI4_PE 0x0004U /*!<PE[4] pin */
  12397. #define SYSCFG_EXTICR2_EXTI4_PF 0x0005U /*!<PF[4] pin */
  12398. #define SYSCFG_EXTICR2_EXTI4_PG 0x0006U /*!<PG[4] pin */
  12399. #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U /*!<PH[4] pin */
  12400. #define SYSCFG_EXTICR2_EXTI4_PI 0x0008U /*!<PI[4] pin */
  12401. #define SYSCFG_EXTICR2_EXTI4_PJ 0x0009U /*!<PJ[4] pin */
  12402. #define SYSCFG_EXTICR2_EXTI4_PK 0x000AU /*!<PK[4] pin */
  12403. /**
  12404. * @brief EXTI5 configuration
  12405. */
  12406. #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U /*!<PA[5] pin */
  12407. #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U /*!<PB[5] pin */
  12408. #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U /*!<PC[5] pin */
  12409. #define SYSCFG_EXTICR2_EXTI5_PD 0x0030U /*!<PD[5] pin */
  12410. #define SYSCFG_EXTICR2_EXTI5_PE 0x0040U /*!<PE[5] pin */
  12411. #define SYSCFG_EXTICR2_EXTI5_PF 0x0050U /*!<PF[5] pin */
  12412. #define SYSCFG_EXTICR2_EXTI5_PG 0x0060U /*!<PG[5] pin */
  12413. #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U /*!<PH[5] pin */
  12414. #define SYSCFG_EXTICR2_EXTI5_PI 0x0080U /*!<PI[5] pin */
  12415. #define SYSCFG_EXTICR2_EXTI5_PJ 0x0090U /*!<PJ[5] pin */
  12416. #define SYSCFG_EXTICR2_EXTI5_PK 0x00A0U /*!<PK[5] pin */
  12417. /**
  12418. * @brief EXTI6 configuration
  12419. */
  12420. #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U /*!<PA[6] pin */
  12421. #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U /*!<PB[6] pin */
  12422. #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U /*!<PC[6] pin */
  12423. #define SYSCFG_EXTICR2_EXTI6_PD 0x0300U /*!<PD[6] pin */
  12424. #define SYSCFG_EXTICR2_EXTI6_PE 0x0400U /*!<PE[6] pin */
  12425. #define SYSCFG_EXTICR2_EXTI6_PF 0x0500U /*!<PF[6] pin */
  12426. #define SYSCFG_EXTICR2_EXTI6_PG 0x0600U /*!<PG[6] pin */
  12427. #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U /*!<PH[6] pin */
  12428. #define SYSCFG_EXTICR2_EXTI6_PI 0x0800U /*!<PI[6] pin */
  12429. #define SYSCFG_EXTICR2_EXTI6_PJ 0x0900U /*!<PJ[6] pin */
  12430. #define SYSCFG_EXTICR2_EXTI6_PK 0x0A00U /*!<PK[6] pin */
  12431. /**
  12432. * @brief EXTI7 configuration
  12433. */
  12434. #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U /*!<PA[7] pin */
  12435. #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U /*!<PB[7] pin */
  12436. #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U /*!<PC[7] pin */
  12437. #define SYSCFG_EXTICR2_EXTI7_PD 0x3000U /*!<PD[7] pin */
  12438. #define SYSCFG_EXTICR2_EXTI7_PE 0x4000U /*!<PE[7] pin */
  12439. #define SYSCFG_EXTICR2_EXTI7_PF 0x5000U /*!<PF[7] pin */
  12440. #define SYSCFG_EXTICR2_EXTI7_PG 0x6000U /*!<PG[7] pin */
  12441. #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U /*!<PH[7] pin */
  12442. #define SYSCFG_EXTICR2_EXTI7_PI 0x8000U /*!<PI[7] pin */
  12443. #define SYSCFG_EXTICR2_EXTI7_PJ 0x9000U /*!<PJ[7] pin */
  12444. #define SYSCFG_EXTICR2_EXTI7_PK 0xA000U /*!<PK[7] pin */
  12445. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  12446. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  12447. #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  12448. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */
  12449. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  12450. #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  12451. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */
  12452. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  12453. #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  12454. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */
  12455. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  12456. #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  12457. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */
  12458. /**
  12459. * @brief EXTI8 configuration
  12460. */
  12461. #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U /*!<PA[8] pin */
  12462. #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U /*!<PB[8] pin */
  12463. #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U /*!<PC[8] pin */
  12464. #define SYSCFG_EXTICR3_EXTI8_PD 0x0003U /*!<PD[8] pin */
  12465. #define SYSCFG_EXTICR3_EXTI8_PE 0x0004U /*!<PE[8] pin */
  12466. #define SYSCFG_EXTICR3_EXTI8_PF 0x0005U /*!<PF[8] pin */
  12467. #define SYSCFG_EXTICR3_EXTI8_PG 0x0006U /*!<PG[8] pin */
  12468. #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U /*!<PH[8] pin */
  12469. #define SYSCFG_EXTICR3_EXTI8_PI 0x0008U /*!<PI[8] pin */
  12470. #define SYSCFG_EXTICR3_EXTI8_PJ 0x0009U /*!<PJ[8] pin */
  12471. /**
  12472. * @brief EXTI9 configuration
  12473. */
  12474. #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U /*!<PA[9] pin */
  12475. #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U /*!<PB[9] pin */
  12476. #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U /*!<PC[9] pin */
  12477. #define SYSCFG_EXTICR3_EXTI9_PD 0x0030U /*!<PD[9] pin */
  12478. #define SYSCFG_EXTICR3_EXTI9_PE 0x0040U /*!<PE[9] pin */
  12479. #define SYSCFG_EXTICR3_EXTI9_PF 0x0050U /*!<PF[9] pin */
  12480. #define SYSCFG_EXTICR3_EXTI9_PG 0x0060U /*!<PG[9] pin */
  12481. #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U /*!<PH[9] pin */
  12482. #define SYSCFG_EXTICR3_EXTI9_PI 0x0080U /*!<PI[9] pin */
  12483. #define SYSCFG_EXTICR3_EXTI9_PJ 0x0090U /*!<PJ[9] pin */
  12484. /**
  12485. * @brief EXTI10 configuration
  12486. */
  12487. #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U /*!<PA[10] pin */
  12488. #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U /*!<PB[10] pin */
  12489. #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U /*!<PC[10] pin */
  12490. #define SYSCFG_EXTICR3_EXTI10_PD 0x0300U /*!<PD[10] pin */
  12491. #define SYSCFG_EXTICR3_EXTI10_PE 0x0400U /*!<PE[10] pin */
  12492. #define SYSCFG_EXTICR3_EXTI10_PF 0x0500U /*!<PF[10] pin */
  12493. #define SYSCFG_EXTICR3_EXTI10_PG 0x0600U /*!<PG[10] pin */
  12494. #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U /*!<PH[10] pin */
  12495. #define SYSCFG_EXTICR3_EXTI10_PI 0x0800U /*!<PI[10] pin */
  12496. #define SYSCFG_EXTICR3_EXTI10_PJ 0x0900U /*!<PJ[10] pin */
  12497. /**
  12498. * @brief EXTI11 configuration
  12499. */
  12500. #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U /*!<PA[11] pin */
  12501. #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U /*!<PB[11] pin */
  12502. #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U /*!<PC[11] pin */
  12503. #define SYSCFG_EXTICR3_EXTI11_PD 0x3000U /*!<PD[11] pin */
  12504. #define SYSCFG_EXTICR3_EXTI11_PE 0x4000U /*!<PE[11] pin */
  12505. #define SYSCFG_EXTICR3_EXTI11_PF 0x5000U /*!<PF[11] pin */
  12506. #define SYSCFG_EXTICR3_EXTI11_PG 0x6000U /*!<PG[11] pin */
  12507. #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U /*!<PH[11] pin */
  12508. #define SYSCFG_EXTICR3_EXTI11_PI 0x8000U /*!<PI[11] pin */
  12509. #define SYSCFG_EXTICR3_EXTI11_PJ 0x9000U /*!<PJ[11] pin */
  12510. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  12511. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  12512. #define SYSCFG_EXTICR4_EXTI12_Msk (0xFU << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  12513. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */
  12514. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  12515. #define SYSCFG_EXTICR4_EXTI13_Msk (0xFU << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  12516. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */
  12517. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  12518. #define SYSCFG_EXTICR4_EXTI14_Msk (0xFU << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  12519. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */
  12520. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  12521. #define SYSCFG_EXTICR4_EXTI15_Msk (0xFU << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  12522. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */
  12523. /**
  12524. * @brief EXTI12 configuration
  12525. */
  12526. #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U /*!<PA[12] pin */
  12527. #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U /*!<PB[12] pin */
  12528. #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U /*!<PC[12] pin */
  12529. #define SYSCFG_EXTICR4_EXTI12_PD 0x0003U /*!<PD[12] pin */
  12530. #define SYSCFG_EXTICR4_EXTI12_PE 0x0004U /*!<PE[12] pin */
  12531. #define SYSCFG_EXTICR4_EXTI12_PF 0x0005U /*!<PF[12] pin */
  12532. #define SYSCFG_EXTICR4_EXTI12_PG 0x0006U /*!<PG[12] pin */
  12533. #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U /*!<PH[12] pin */
  12534. #define SYSCFG_EXTICR4_EXTI12_PI 0x0008U /*!<PI[12] pin */
  12535. #define SYSCFG_EXTICR4_EXTI12_PJ 0x0009U /*!<PJ[12] pin */
  12536. /**
  12537. * @brief EXTI13 configuration
  12538. */
  12539. #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U /*!<PA[13] pin */
  12540. #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U /*!<PB[13] pin */
  12541. #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U /*!<PC[13] pin */
  12542. #define SYSCFG_EXTICR4_EXTI13_PD 0x0030U /*!<PD[13] pin */
  12543. #define SYSCFG_EXTICR4_EXTI13_PE 0x0040U /*!<PE[13] pin */
  12544. #define SYSCFG_EXTICR4_EXTI13_PF 0x0050U /*!<PF[13] pin */
  12545. #define SYSCFG_EXTICR4_EXTI13_PG 0x0060U /*!<PG[13] pin */
  12546. #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U /*!<PH[13] pin */
  12547. #define SYSCFG_EXTICR4_EXTI13_PI 0x0080U /*!<PI[13] pin */
  12548. #define SYSCFG_EXTICR4_EXTI13_PJ 0x0090U /*!<PJ[13] pin */
  12549. /**
  12550. * @brief EXTI14 configuration
  12551. */
  12552. #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U /*!<PA[14] pin */
  12553. #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U /*!<PB[14] pin */
  12554. #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U /*!<PC[14] pin */
  12555. #define SYSCFG_EXTICR4_EXTI14_PD 0x0300U /*!<PD[14] pin */
  12556. #define SYSCFG_EXTICR4_EXTI14_PE 0x0400U /*!<PE[14] pin */
  12557. #define SYSCFG_EXTICR4_EXTI14_PF 0x0500U /*!<PF[14] pin */
  12558. #define SYSCFG_EXTICR4_EXTI14_PG 0x0600U /*!<PG[14] pin */
  12559. #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U /*!<PH[14] pin */
  12560. #define SYSCFG_EXTICR4_EXTI14_PI 0x0800U /*!<PI[14] pin */
  12561. #define SYSCFG_EXTICR4_EXTI14_PJ 0x0900U /*!<PJ[14] pin */
  12562. /**
  12563. * @brief EXTI15 configuration
  12564. */
  12565. #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U /*!<PA[15] pin */
  12566. #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U /*!<PB[15] pin */
  12567. #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U /*!<PC[15] pin */
  12568. #define SYSCFG_EXTICR4_EXTI15_PD 0x3000U /*!<PD[15] pin */
  12569. #define SYSCFG_EXTICR4_EXTI15_PE 0x4000U /*!<PE[15] pin */
  12570. #define SYSCFG_EXTICR4_EXTI15_PF 0x5000U /*!<PF[15] pin */
  12571. #define SYSCFG_EXTICR4_EXTI15_PG 0x6000U /*!<PG[15] pin */
  12572. #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U /*!<PH[15] pin */
  12573. #define SYSCFG_EXTICR4_EXTI15_PI 0x8000U /*!<PI[15] pin */
  12574. #define SYSCFG_EXTICR4_EXTI15_PJ 0x9000U /*!<PJ[15] pin */
  12575. /****************** Bit definition for SYSCFG_CMPCR register ****************/
  12576. #define SYSCFG_CMPCR_CMP_PD_Pos (0U)
  12577. #define SYSCFG_CMPCR_CMP_PD_Msk (0x1U << SYSCFG_CMPCR_CMP_PD_Pos) /*!< 0x00000001 */
  12578. #define SYSCFG_CMPCR_CMP_PD SYSCFG_CMPCR_CMP_PD_Msk /*!<Compensation cell power-down */
  12579. #define SYSCFG_CMPCR_READY_Pos (8U)
  12580. #define SYSCFG_CMPCR_READY_Msk (0x1U << SYSCFG_CMPCR_READY_Pos) /*!< 0x00000100 */
  12581. #define SYSCFG_CMPCR_READY SYSCFG_CMPCR_READY_Msk /*!<Compensation cell ready flag */
  12582. /******************************************************************************/
  12583. /* */
  12584. /* TIM */
  12585. /* */
  12586. /******************************************************************************/
  12587. /******************* Bit definition for TIM_CR1 register ********************/
  12588. #define TIM_CR1_CEN_Pos (0U)
  12589. #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  12590. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  12591. #define TIM_CR1_UDIS_Pos (1U)
  12592. #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  12593. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  12594. #define TIM_CR1_URS_Pos (2U)
  12595. #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  12596. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  12597. #define TIM_CR1_OPM_Pos (3U)
  12598. #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  12599. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  12600. #define TIM_CR1_DIR_Pos (4U)
  12601. #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  12602. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  12603. #define TIM_CR1_CMS_Pos (5U)
  12604. #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  12605. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  12606. #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x0020 */
  12607. #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x0040 */
  12608. #define TIM_CR1_ARPE_Pos (7U)
  12609. #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  12610. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  12611. #define TIM_CR1_CKD_Pos (8U)
  12612. #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  12613. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  12614. #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x0100 */
  12615. #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x0200 */
  12616. #define TIM_CR1_UIFREMAP_Pos (11U)
  12617. #define TIM_CR1_UIFREMAP_Msk (0x1U << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */
  12618. #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<UIF status bit */
  12619. /******************* Bit definition for TIM_CR2 register ********************/
  12620. #define TIM_CR2_CCPC_Pos (0U)
  12621. #define TIM_CR2_CCPC_Msk (0x1U << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  12622. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  12623. #define TIM_CR2_CCUS_Pos (2U)
  12624. #define TIM_CR2_CCUS_Msk (0x1U << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  12625. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  12626. #define TIM_CR2_CCDS_Pos (3U)
  12627. #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  12628. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  12629. #define TIM_CR2_OIS5_Pos (16U)
  12630. #define TIM_CR2_OIS5_Msk (0x1U << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */
  12631. #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 4 (OC4 output) */
  12632. #define TIM_CR2_OIS6_Pos (18U)
  12633. #define TIM_CR2_OIS6_Msk (0x1U << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */
  12634. #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 4 (OC4 output) */
  12635. #define TIM_CR2_MMS_Pos (4U)
  12636. #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  12637. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  12638. #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x0010 */
  12639. #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x0020 */
  12640. #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x0040 */
  12641. #define TIM_CR2_MMS2_Pos (20U)
  12642. #define TIM_CR2_MMS2_Msk (0xFU << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */
  12643. #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  12644. #define TIM_CR2_MMS2_0 (0x1U << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */
  12645. #define TIM_CR2_MMS2_1 (0x2U << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */
  12646. #define TIM_CR2_MMS2_2 (0x4U << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */
  12647. #define TIM_CR2_MMS2_3 (0x8U << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */
  12648. #define TIM_CR2_TI1S_Pos (7U)
  12649. #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  12650. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  12651. #define TIM_CR2_OIS1_Pos (8U)
  12652. #define TIM_CR2_OIS1_Msk (0x1U << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  12653. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  12654. #define TIM_CR2_OIS1N_Pos (9U)
  12655. #define TIM_CR2_OIS1N_Msk (0x1U << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  12656. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  12657. #define TIM_CR2_OIS2_Pos (10U)
  12658. #define TIM_CR2_OIS2_Msk (0x1U << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  12659. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  12660. #define TIM_CR2_OIS2N_Pos (11U)
  12661. #define TIM_CR2_OIS2N_Msk (0x1U << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  12662. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  12663. #define TIM_CR2_OIS3_Pos (12U)
  12664. #define TIM_CR2_OIS3_Msk (0x1U << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  12665. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  12666. #define TIM_CR2_OIS3N_Pos (13U)
  12667. #define TIM_CR2_OIS3N_Msk (0x1U << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  12668. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  12669. #define TIM_CR2_OIS4_Pos (14U)
  12670. #define TIM_CR2_OIS4_Msk (0x1U << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  12671. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  12672. /******************* Bit definition for TIM_SMCR register *******************/
  12673. #define TIM_SMCR_SMS_Pos (0U)
  12674. #define TIM_SMCR_SMS_Msk (0x10007U << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */
  12675. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  12676. #define TIM_SMCR_SMS_0 (0x00001U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  12677. #define TIM_SMCR_SMS_1 (0x00002U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  12678. #define TIM_SMCR_SMS_2 (0x00004U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  12679. #define TIM_SMCR_SMS_3 (0x10000U << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */
  12680. #define TIM_SMCR_TS_Pos (4U)
  12681. #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  12682. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  12683. #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x0010 */
  12684. #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x0020 */
  12685. #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x0040 */
  12686. #define TIM_SMCR_MSM_Pos (7U)
  12687. #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  12688. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  12689. #define TIM_SMCR_ETF_Pos (8U)
  12690. #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  12691. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  12692. #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x0100 */
  12693. #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x0200 */
  12694. #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x0400 */
  12695. #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x0800 */
  12696. #define TIM_SMCR_ETPS_Pos (12U)
  12697. #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  12698. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  12699. #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x1000 */
  12700. #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x2000 */
  12701. #define TIM_SMCR_ECE_Pos (14U)
  12702. #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  12703. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  12704. #define TIM_SMCR_ETP_Pos (15U)
  12705. #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  12706. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  12707. /******************* Bit definition for TIM_DIER register *******************/
  12708. #define TIM_DIER_UIE_Pos (0U)
  12709. #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  12710. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  12711. #define TIM_DIER_CC1IE_Pos (1U)
  12712. #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  12713. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  12714. #define TIM_DIER_CC2IE_Pos (2U)
  12715. #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  12716. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  12717. #define TIM_DIER_CC3IE_Pos (3U)
  12718. #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  12719. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  12720. #define TIM_DIER_CC4IE_Pos (4U)
  12721. #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  12722. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  12723. #define TIM_DIER_COMIE_Pos (5U)
  12724. #define TIM_DIER_COMIE_Msk (0x1U << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  12725. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  12726. #define TIM_DIER_TIE_Pos (6U)
  12727. #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  12728. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  12729. #define TIM_DIER_BIE_Pos (7U)
  12730. #define TIM_DIER_BIE_Msk (0x1U << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  12731. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  12732. #define TIM_DIER_UDE_Pos (8U)
  12733. #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  12734. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  12735. #define TIM_DIER_CC1DE_Pos (9U)
  12736. #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  12737. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  12738. #define TIM_DIER_CC2DE_Pos (10U)
  12739. #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  12740. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  12741. #define TIM_DIER_CC3DE_Pos (11U)
  12742. #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  12743. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  12744. #define TIM_DIER_CC4DE_Pos (12U)
  12745. #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  12746. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  12747. #define TIM_DIER_COMDE_Pos (13U)
  12748. #define TIM_DIER_COMDE_Msk (0x1U << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  12749. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  12750. #define TIM_DIER_TDE_Pos (14U)
  12751. #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  12752. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  12753. /******************** Bit definition for TIM_SR register ********************/
  12754. #define TIM_SR_UIF_Pos (0U)
  12755. #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  12756. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  12757. #define TIM_SR_CC1IF_Pos (1U)
  12758. #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  12759. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  12760. #define TIM_SR_CC2IF_Pos (2U)
  12761. #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  12762. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  12763. #define TIM_SR_CC3IF_Pos (3U)
  12764. #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  12765. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  12766. #define TIM_SR_CC4IF_Pos (4U)
  12767. #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  12768. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  12769. #define TIM_SR_COMIF_Pos (5U)
  12770. #define TIM_SR_COMIF_Msk (0x1U << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  12771. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  12772. #define TIM_SR_TIF_Pos (6U)
  12773. #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  12774. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  12775. #define TIM_SR_BIF_Pos (7U)
  12776. #define TIM_SR_BIF_Msk (0x1U << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  12777. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  12778. #define TIM_SR_B2IF_Pos (8U)
  12779. #define TIM_SR_B2IF_Msk (0x1U << TIM_SR_B2IF_Pos) /*!< 0x00000100 */
  12780. #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break2 interrupt Flag */
  12781. #define TIM_SR_CC1OF_Pos (9U)
  12782. #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  12783. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  12784. #define TIM_SR_CC2OF_Pos (10U)
  12785. #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  12786. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  12787. #define TIM_SR_CC3OF_Pos (11U)
  12788. #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  12789. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  12790. #define TIM_SR_CC4OF_Pos (12U)
  12791. #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  12792. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  12793. #define TIM_SR_SBIF_Pos (13U)
  12794. #define TIM_SR_SBIF_Msk (0x1U << TIM_SR_SBIF_Pos) /*!< 0x00002000 */
  12795. #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */
  12796. #define TIM_SR_CC5IF_Pos (16U)
  12797. #define TIM_SR_CC5IF_Msk (0x1U << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */
  12798. #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */
  12799. #define TIM_SR_CC6IF_Pos (17U)
  12800. #define TIM_SR_CC6IF_Msk (0x1U << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */
  12801. #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */
  12802. /******************* Bit definition for TIM_EGR register ********************/
  12803. #define TIM_EGR_UG_Pos (0U)
  12804. #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  12805. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  12806. #define TIM_EGR_CC1G_Pos (1U)
  12807. #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  12808. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  12809. #define TIM_EGR_CC2G_Pos (2U)
  12810. #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  12811. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  12812. #define TIM_EGR_CC3G_Pos (3U)
  12813. #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  12814. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  12815. #define TIM_EGR_CC4G_Pos (4U)
  12816. #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  12817. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  12818. #define TIM_EGR_COMG_Pos (5U)
  12819. #define TIM_EGR_COMG_Msk (0x1U << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  12820. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  12821. #define TIM_EGR_TG_Pos (6U)
  12822. #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  12823. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  12824. #define TIM_EGR_BG_Pos (7U)
  12825. #define TIM_EGR_BG_Msk (0x1U << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  12826. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  12827. #define TIM_EGR_B2G_Pos (8U)
  12828. #define TIM_EGR_B2G_Msk (0x1U << TIM_EGR_B2G_Pos) /*!< 0x00000100 */
  12829. #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break2 Generation */
  12830. /****************** Bit definition for TIM_CCMR1 register *******************/
  12831. #define TIM_CCMR1_CC1S_Pos (0U)
  12832. #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  12833. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  12834. #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  12835. #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  12836. #define TIM_CCMR1_OC1FE_Pos (2U)
  12837. #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  12838. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  12839. #define TIM_CCMR1_OC1PE_Pos (3U)
  12840. #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  12841. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  12842. #define TIM_CCMR1_OC1M_Pos (4U)
  12843. #define TIM_CCMR1_OC1M_Msk (0x1007U << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */
  12844. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  12845. #define TIM_CCMR1_OC1M_0 (0x0001U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  12846. #define TIM_CCMR1_OC1M_1 (0x0002U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  12847. #define TIM_CCMR1_OC1M_2 (0x0004U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  12848. #define TIM_CCMR1_OC1M_3 (0x1000U << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */
  12849. #define TIM_CCMR1_OC1CE_Pos (7U)
  12850. #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  12851. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  12852. #define TIM_CCMR1_CC2S_Pos (8U)
  12853. #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  12854. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  12855. #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  12856. #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  12857. #define TIM_CCMR1_OC2FE_Pos (10U)
  12858. #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  12859. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  12860. #define TIM_CCMR1_OC2PE_Pos (11U)
  12861. #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  12862. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  12863. #define TIM_CCMR1_OC2M_Pos (12U)
  12864. #define TIM_CCMR1_OC2M_Msk (0x1007U << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */
  12865. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  12866. #define TIM_CCMR1_OC2M_0 (0x0001U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  12867. #define TIM_CCMR1_OC2M_1 (0x0002U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  12868. #define TIM_CCMR1_OC2M_2 (0x0004U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  12869. #define TIM_CCMR1_OC2M_3 (0x1000U << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */
  12870. #define TIM_CCMR1_OC2CE_Pos (15U)
  12871. #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  12872. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  12873. /*----------------------------------------------------------------------------*/
  12874. #define TIM_CCMR1_IC1PSC_Pos (2U)
  12875. #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  12876. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  12877. #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0004 */
  12878. #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0008 */
  12879. #define TIM_CCMR1_IC1F_Pos (4U)
  12880. #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  12881. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  12882. #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x0010 */
  12883. #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x0020 */
  12884. #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x0040 */
  12885. #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x0080 */
  12886. #define TIM_CCMR1_IC2PSC_Pos (10U)
  12887. #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  12888. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  12889. #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x0400 */
  12890. #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x0800 */
  12891. #define TIM_CCMR1_IC2F_Pos (12U)
  12892. #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  12893. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  12894. #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x1000 */
  12895. #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x2000 */
  12896. #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x4000 */
  12897. #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x8000 */
  12898. /****************** Bit definition for TIM_CCMR2 register *******************/
  12899. #define TIM_CCMR2_CC3S_Pos (0U)
  12900. #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  12901. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  12902. #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  12903. #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  12904. #define TIM_CCMR2_OC3FE_Pos (2U)
  12905. #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  12906. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  12907. #define TIM_CCMR2_OC3PE_Pos (3U)
  12908. #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  12909. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  12910. #define TIM_CCMR2_OC3M_Pos (4U)
  12911. #define TIM_CCMR2_OC3M_Msk (0x1007U << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */
  12912. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  12913. #define TIM_CCMR2_OC3M_0 (0x0001U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  12914. #define TIM_CCMR2_OC3M_1 (0x0002U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  12915. #define TIM_CCMR2_OC3M_2 (0x0004U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  12916. #define TIM_CCMR2_OC3M_3 (0x1000U << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */
  12917. #define TIM_CCMR2_OC3CE_Pos (7U)
  12918. #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  12919. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  12920. #define TIM_CCMR2_CC4S_Pos (8U)
  12921. #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  12922. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  12923. #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  12924. #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  12925. #define TIM_CCMR2_OC4FE_Pos (10U)
  12926. #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  12927. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  12928. #define TIM_CCMR2_OC4PE_Pos (11U)
  12929. #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  12930. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  12931. #define TIM_CCMR2_OC4M_Pos (12U)
  12932. #define TIM_CCMR2_OC4M_Msk (0x1007U << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */
  12933. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  12934. #define TIM_CCMR2_OC4M_0 (0x0001U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  12935. #define TIM_CCMR2_OC4M_1 (0x0002U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  12936. #define TIM_CCMR2_OC4M_2 (0x0004U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  12937. #define TIM_CCMR2_OC4M_3 (0x1000U << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */
  12938. #define TIM_CCMR2_OC4CE_Pos (15U)
  12939. #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  12940. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  12941. /*----------------------------------------------------------------------------*/
  12942. #define TIM_CCMR2_IC3PSC_Pos (2U)
  12943. #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  12944. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  12945. #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0004 */
  12946. #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0008 */
  12947. #define TIM_CCMR2_IC3F_Pos (4U)
  12948. #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  12949. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  12950. #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x0010 */
  12951. #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x0020 */
  12952. #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x0040 */
  12953. #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x0080 */
  12954. #define TIM_CCMR2_IC4PSC_Pos (10U)
  12955. #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  12956. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  12957. #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x0400 */
  12958. #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x0800 */
  12959. #define TIM_CCMR2_IC4F_Pos (12U)
  12960. #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  12961. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  12962. #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x1000 */
  12963. #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x2000 */
  12964. #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x4000 */
  12965. #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x8000 */
  12966. /******************* Bit definition for TIM_CCER register *******************/
  12967. #define TIM_CCER_CC1E_Pos (0U)
  12968. #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  12969. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  12970. #define TIM_CCER_CC1P_Pos (1U)
  12971. #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  12972. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  12973. #define TIM_CCER_CC1NE_Pos (2U)
  12974. #define TIM_CCER_CC1NE_Msk (0x1U << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  12975. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  12976. #define TIM_CCER_CC1NP_Pos (3U)
  12977. #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  12978. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  12979. #define TIM_CCER_CC2E_Pos (4U)
  12980. #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  12981. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  12982. #define TIM_CCER_CC2P_Pos (5U)
  12983. #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  12984. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  12985. #define TIM_CCER_CC2NE_Pos (6U)
  12986. #define TIM_CCER_CC2NE_Msk (0x1U << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  12987. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  12988. #define TIM_CCER_CC2NP_Pos (7U)
  12989. #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  12990. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  12991. #define TIM_CCER_CC3E_Pos (8U)
  12992. #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  12993. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  12994. #define TIM_CCER_CC3P_Pos (9U)
  12995. #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  12996. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  12997. #define TIM_CCER_CC3NE_Pos (10U)
  12998. #define TIM_CCER_CC3NE_Msk (0x1U << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  12999. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  13000. #define TIM_CCER_CC3NP_Pos (11U)
  13001. #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  13002. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  13003. #define TIM_CCER_CC4E_Pos (12U)
  13004. #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  13005. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  13006. #define TIM_CCER_CC4P_Pos (13U)
  13007. #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  13008. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  13009. #define TIM_CCER_CC4NP_Pos (15U)
  13010. #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  13011. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  13012. #define TIM_CCER_CC5E_Pos (16U)
  13013. #define TIM_CCER_CC5E_Msk (0x1U << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */
  13014. #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */
  13015. #define TIM_CCER_CC5P_Pos (17U)
  13016. #define TIM_CCER_CC5P_Msk (0x1U << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */
  13017. #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */
  13018. #define TIM_CCER_CC6E_Pos (20U)
  13019. #define TIM_CCER_CC6E_Msk (0x1U << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */
  13020. #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */
  13021. #define TIM_CCER_CC6P_Pos (21U)
  13022. #define TIM_CCER_CC6P_Msk (0x1U << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */
  13023. #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */
  13024. /******************* Bit definition for TIM_CNT register ********************/
  13025. #define TIM_CNT_CNT_Pos (0U)
  13026. #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  13027. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  13028. #define TIM_CNT_UIFCPY_Pos (31U)
  13029. #define TIM_CNT_UIFCPY_Msk (0x1U << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */
  13030. #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */
  13031. /******************* Bit definition for TIM_PSC register ********************/
  13032. #define TIM_PSC_PSC_Pos (0U)
  13033. #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  13034. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  13035. /******************* Bit definition for TIM_ARR register ********************/
  13036. #define TIM_ARR_ARR_Pos (0U)
  13037. #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  13038. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  13039. /******************* Bit definition for TIM_RCR register ********************/
  13040. #define TIM_RCR_REP_Pos (0U)
  13041. #define TIM_RCR_REP_Msk (0xFFFFU << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */
  13042. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  13043. /******************* Bit definition for TIM_CCR1 register *******************/
  13044. #define TIM_CCR1_CCR1_Pos (0U)
  13045. #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  13046. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  13047. /******************* Bit definition for TIM_CCR2 register *******************/
  13048. #define TIM_CCR2_CCR2_Pos (0U)
  13049. #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  13050. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  13051. /******************* Bit definition for TIM_CCR3 register *******************/
  13052. #define TIM_CCR3_CCR3_Pos (0U)
  13053. #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  13054. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  13055. /******************* Bit definition for TIM_CCR4 register *******************/
  13056. #define TIM_CCR4_CCR4_Pos (0U)
  13057. #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  13058. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  13059. /******************* Bit definition for TIM_BDTR register *******************/
  13060. #define TIM_BDTR_DTG_Pos (0U)
  13061. #define TIM_BDTR_DTG_Msk (0xFFU << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  13062. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  13063. #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  13064. #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  13065. #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  13066. #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  13067. #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  13068. #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  13069. #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  13070. #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  13071. #define TIM_BDTR_LOCK_Pos (8U)
  13072. #define TIM_BDTR_LOCK_Msk (0x3U << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  13073. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  13074. #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  13075. #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  13076. #define TIM_BDTR_OSSI_Pos (10U)
  13077. #define TIM_BDTR_OSSI_Msk (0x1U << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  13078. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  13079. #define TIM_BDTR_OSSR_Pos (11U)
  13080. #define TIM_BDTR_OSSR_Msk (0x1U << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  13081. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  13082. #define TIM_BDTR_BKE_Pos (12U)
  13083. #define TIM_BDTR_BKE_Msk (0x1U << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  13084. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */
  13085. #define TIM_BDTR_BKP_Pos (13U)
  13086. #define TIM_BDTR_BKP_Msk (0x1U << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  13087. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */
  13088. #define TIM_BDTR_AOE_Pos (14U)
  13089. #define TIM_BDTR_AOE_Msk (0x1U << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  13090. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  13091. #define TIM_BDTR_MOE_Pos (15U)
  13092. #define TIM_BDTR_MOE_Msk (0x1U << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  13093. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  13094. #define TIM_BDTR_BKF_Pos (16U)
  13095. #define TIM_BDTR_BKF_Msk (0xFU << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */
  13096. #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break1 */
  13097. #define TIM_BDTR_BK2F_Pos (20U)
  13098. #define TIM_BDTR_BK2F_Msk (0xFU << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */
  13099. #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break2 */
  13100. #define TIM_BDTR_BK2E_Pos (24U)
  13101. #define TIM_BDTR_BK2E_Msk (0x1U << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */
  13102. #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break2 */
  13103. #define TIM_BDTR_BK2P_Pos (25U)
  13104. #define TIM_BDTR_BK2P_Msk (0x1U << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */
  13105. #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break2 */
  13106. /******************* Bit definition for TIM_DCR register ********************/
  13107. #define TIM_DCR_DBA_Pos (0U)
  13108. #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  13109. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  13110. #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x0001 */
  13111. #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x0002 */
  13112. #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x0004 */
  13113. #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x0008 */
  13114. #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x0010 */
  13115. #define TIM_DCR_DBL_Pos (8U)
  13116. #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  13117. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  13118. #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x0100 */
  13119. #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x0200 */
  13120. #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x0400 */
  13121. #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x0800 */
  13122. #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x1000 */
  13123. /******************* Bit definition for TIM_DMAR register *******************/
  13124. #define TIM_DMAR_DMAB_Pos (0U)
  13125. #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  13126. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  13127. /******************* Bit definition for TIM_OR regiter *********************/
  13128. #define TIM_OR_TI4_RMP_Pos (6U)
  13129. #define TIM_OR_TI4_RMP_Msk (0x3U << TIM_OR_TI4_RMP_Pos) /*!< 0x000000C0 */
  13130. #define TIM_OR_TI4_RMP TIM_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
  13131. #define TIM_OR_TI4_RMP_0 (0x1U << TIM_OR_TI4_RMP_Pos) /*!< 0x0040 */
  13132. #define TIM_OR_TI4_RMP_1 (0x2U << TIM_OR_TI4_RMP_Pos) /*!< 0x0080 */
  13133. #define TIM_OR_ITR1_RMP_Pos (10U)
  13134. #define TIM_OR_ITR1_RMP_Msk (0x3U << TIM_OR_ITR1_RMP_Pos) /*!< 0x00000C00 */
  13135. #define TIM_OR_ITR1_RMP TIM_OR_ITR1_RMP_Msk /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
  13136. #define TIM_OR_ITR1_RMP_0 (0x1U << TIM_OR_ITR1_RMP_Pos) /*!< 0x0400 */
  13137. #define TIM_OR_ITR1_RMP_1 (0x2U << TIM_OR_ITR1_RMP_Pos) /*!< 0x0800 */
  13138. /******************* Bit definition for TIM2_OR register *******************/
  13139. #define TIM2_OR_ITR1_RMP_Pos (10U)
  13140. #define TIM2_OR_ITR1_RMP_Msk (0x3U << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000C00 */
  13141. #define TIM2_OR_ITR1_RMP TIM2_OR_ITR1_RMP_Msk /*!<TIM2 Internal trigger 1 remap */
  13142. #define TIM2_OR_ITR1_RMP_0 (0x1U << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000400 */
  13143. #define TIM2_OR_ITR1_RMP_1 (0x2U << TIM2_OR_ITR1_RMP_Pos) /*!< 0x00000800 */
  13144. /******************* Bit definition for TIM5_OR register *******************/
  13145. #define TIM5_OR_TI4_RMP_Pos (6U)
  13146. #define TIM5_OR_TI4_RMP_Msk (0x3U << TIM5_OR_TI4_RMP_Pos) /*!< 0x000000C0 */
  13147. #define TIM5_OR_TI4_RMP TIM5_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM5 Input Capture 4 remap) */
  13148. #define TIM5_OR_TI4_RMP_0 (0x1U << TIM5_OR_TI4_RMP_Pos) /*!< 0x00000040 */
  13149. #define TIM5_OR_TI4_RMP_1 (0x2U << TIM5_OR_TI4_RMP_Pos) /*!< 0x00000080 */
  13150. /******************* Bit definition for TIM11_OR register *******************/
  13151. #define TIM11_OR_TI1_RMP_Pos (0U)
  13152. #define TIM11_OR_TI1_RMP_Msk (0x3U << TIM11_OR_TI1_RMP_Pos) /*!< 0x00000003 */
  13153. #define TIM11_OR_TI1_RMP TIM11_OR_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM11 Input Capture 1 remap) */
  13154. #define TIM11_OR_TI1_RMP_0 (0x1U << TIM11_OR_TI1_RMP_Pos) /*!< 0x00000001 */
  13155. #define TIM11_OR_TI1_RMP_1 (0x2U << TIM11_OR_TI1_RMP_Pos) /*!< 0x00000002 */
  13156. /****************** Bit definition for TIM_CCMR3 register *******************/
  13157. #define TIM_CCMR3_OC5FE_Pos (2U)
  13158. #define TIM_CCMR3_OC5FE_Msk (0x1U << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */
  13159. #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
  13160. #define TIM_CCMR3_OC5PE_Pos (3U)
  13161. #define TIM_CCMR3_OC5PE_Msk (0x1U << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */
  13162. #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */
  13163. #define TIM_CCMR3_OC5M_Pos (4U)
  13164. #define TIM_CCMR3_OC5M_Msk (0x1007U << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */
  13165. #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[2:0] bits (Output Compare 5 Mode) */
  13166. #define TIM_CCMR3_OC5M_0 (0x0001U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */
  13167. #define TIM_CCMR3_OC5M_1 (0x0002U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */
  13168. #define TIM_CCMR3_OC5M_2 (0x0004U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */
  13169. #define TIM_CCMR3_OC5M_3 (0x1000U << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */
  13170. #define TIM_CCMR3_OC5CE_Pos (7U)
  13171. #define TIM_CCMR3_OC5CE_Msk (0x1U << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */
  13172. #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */
  13173. #define TIM_CCMR3_OC6FE_Pos (10U)
  13174. #define TIM_CCMR3_OC6FE_Msk (0x1U << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */
  13175. #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 4 Fast enable */
  13176. #define TIM_CCMR3_OC6PE_Pos (11U)
  13177. #define TIM_CCMR3_OC6PE_Msk (0x1U << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */
  13178. #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 4 Preload enable */
  13179. #define TIM_CCMR3_OC6M_Pos (12U)
  13180. #define TIM_CCMR3_OC6M_Msk (0x1007U << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */
  13181. #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  13182. #define TIM_CCMR3_OC6M_0 (0x0001U << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */
  13183. #define TIM_CCMR3_OC6M_1 (0x0002U << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */
  13184. #define TIM_CCMR3_OC6M_2 (0x0004U << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */
  13185. #define TIM_CCMR3_OC6M_3 (0x1000U << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */
  13186. #define TIM_CCMR3_OC6CE_Pos (15U)
  13187. #define TIM_CCMR3_OC6CE_Msk (0x1U << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */
  13188. #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 4 Clear Enable */
  13189. /******************* Bit definition for TIM_CCR5 register *******************/
  13190. #define TIM_CCR5_CCR5_Pos (0U)
  13191. #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFU << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
  13192. #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
  13193. #define TIM_CCR5_GC5C1_Pos (29U)
  13194. #define TIM_CCR5_GC5C1_Msk (0x1U << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
  13195. #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */
  13196. #define TIM_CCR5_GC5C2_Pos (30U)
  13197. #define TIM_CCR5_GC5C2_Msk (0x1U << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */
  13198. #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */
  13199. #define TIM_CCR5_GC5C3_Pos (31U)
  13200. #define TIM_CCR5_GC5C3_Msk (0x1U << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */
  13201. #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */
  13202. /******************* Bit definition for TIM_CCR6 register *******************/
  13203. #define TIM_CCR6_CCR6 ((uint16_t)0xFFFFU) /*!<Capture/Compare 6 Value */
  13204. /******************************************************************************/
  13205. /* */
  13206. /* Low Power Timer (LPTIM) */
  13207. /* */
  13208. /******************************************************************************/
  13209. /****************** Bit definition for LPTIM_ISR register *******************/
  13210. #define LPTIM_ISR_CMPM_Pos (0U)
  13211. #define LPTIM_ISR_CMPM_Msk (0x1U << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
  13212. #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
  13213. #define LPTIM_ISR_ARRM_Pos (1U)
  13214. #define LPTIM_ISR_ARRM_Msk (0x1U << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
  13215. #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
  13216. #define LPTIM_ISR_EXTTRIG_Pos (2U)
  13217. #define LPTIM_ISR_EXTTRIG_Msk (0x1U << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
  13218. #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
  13219. #define LPTIM_ISR_CMPOK_Pos (3U)
  13220. #define LPTIM_ISR_CMPOK_Msk (0x1U << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
  13221. #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
  13222. #define LPTIM_ISR_ARROK_Pos (4U)
  13223. #define LPTIM_ISR_ARROK_Msk (0x1U << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
  13224. #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
  13225. #define LPTIM_ISR_UP_Pos (5U)
  13226. #define LPTIM_ISR_UP_Msk (0x1U << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
  13227. #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
  13228. #define LPTIM_ISR_DOWN_Pos (6U)
  13229. #define LPTIM_ISR_DOWN_Msk (0x1U << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
  13230. #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
  13231. /****************** Bit definition for LPTIM_ICR register *******************/
  13232. #define LPTIM_ICR_CMPMCF_Pos (0U)
  13233. #define LPTIM_ICR_CMPMCF_Msk (0x1U << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
  13234. #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
  13235. #define LPTIM_ICR_ARRMCF_Pos (1U)
  13236. #define LPTIM_ICR_ARRMCF_Msk (0x1U << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
  13237. #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
  13238. #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
  13239. #define LPTIM_ICR_EXTTRIGCF_Msk (0x1U << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
  13240. #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
  13241. #define LPTIM_ICR_CMPOKCF_Pos (3U)
  13242. #define LPTIM_ICR_CMPOKCF_Msk (0x1U << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
  13243. #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
  13244. #define LPTIM_ICR_ARROKCF_Pos (4U)
  13245. #define LPTIM_ICR_ARROKCF_Msk (0x1U << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
  13246. #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
  13247. #define LPTIM_ICR_UPCF_Pos (5U)
  13248. #define LPTIM_ICR_UPCF_Msk (0x1U << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
  13249. #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
  13250. #define LPTIM_ICR_DOWNCF_Pos (6U)
  13251. #define LPTIM_ICR_DOWNCF_Msk (0x1U << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
  13252. #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
  13253. /****************** Bit definition for LPTIM_IER register *******************/
  13254. #define LPTIM_IER_CMPMIE_Pos (0U)
  13255. #define LPTIM_IER_CMPMIE_Msk (0x1U << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
  13256. #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
  13257. #define LPTIM_IER_ARRMIE_Pos (1U)
  13258. #define LPTIM_IER_ARRMIE_Msk (0x1U << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
  13259. #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
  13260. #define LPTIM_IER_EXTTRIGIE_Pos (2U)
  13261. #define LPTIM_IER_EXTTRIGIE_Msk (0x1U << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
  13262. #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
  13263. #define LPTIM_IER_CMPOKIE_Pos (3U)
  13264. #define LPTIM_IER_CMPOKIE_Msk (0x1U << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
  13265. #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
  13266. #define LPTIM_IER_ARROKIE_Pos (4U)
  13267. #define LPTIM_IER_ARROKIE_Msk (0x1U << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
  13268. #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
  13269. #define LPTIM_IER_UPIE_Pos (5U)
  13270. #define LPTIM_IER_UPIE_Msk (0x1U << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
  13271. #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
  13272. #define LPTIM_IER_DOWNIE_Pos (6U)
  13273. #define LPTIM_IER_DOWNIE_Msk (0x1U << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
  13274. #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
  13275. /****************** Bit definition for LPTIM_CFGR register*******************/
  13276. #define LPTIM_CFGR_CKSEL_Pos (0U)
  13277. #define LPTIM_CFGR_CKSEL_Msk (0x1U << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
  13278. #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
  13279. #define LPTIM_CFGR_CKPOL_Pos (1U)
  13280. #define LPTIM_CFGR_CKPOL_Msk (0x3U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
  13281. #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
  13282. #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
  13283. #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
  13284. #define LPTIM_CFGR_CKFLT_Pos (3U)
  13285. #define LPTIM_CFGR_CKFLT_Msk (0x3U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
  13286. #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
  13287. #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
  13288. #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
  13289. #define LPTIM_CFGR_TRGFLT_Pos (6U)
  13290. #define LPTIM_CFGR_TRGFLT_Msk (0x3U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
  13291. #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
  13292. #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
  13293. #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
  13294. #define LPTIM_CFGR_PRESC_Pos (9U)
  13295. #define LPTIM_CFGR_PRESC_Msk (0x7U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
  13296. #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
  13297. #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
  13298. #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
  13299. #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
  13300. #define LPTIM_CFGR_TRIGSEL_Pos (13U)
  13301. #define LPTIM_CFGR_TRIGSEL_Msk (0x7U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
  13302. #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
  13303. #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
  13304. #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
  13305. #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
  13306. #define LPTIM_CFGR_TRIGEN_Pos (17U)
  13307. #define LPTIM_CFGR_TRIGEN_Msk (0x3U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
  13308. #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
  13309. #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
  13310. #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
  13311. #define LPTIM_CFGR_TIMOUT_Pos (19U)
  13312. #define LPTIM_CFGR_TIMOUT_Msk (0x1U << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
  13313. #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
  13314. #define LPTIM_CFGR_WAVE_Pos (20U)
  13315. #define LPTIM_CFGR_WAVE_Msk (0x1U << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
  13316. #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
  13317. #define LPTIM_CFGR_WAVPOL_Pos (21U)
  13318. #define LPTIM_CFGR_WAVPOL_Msk (0x1U << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
  13319. #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
  13320. #define LPTIM_CFGR_PRELOAD_Pos (22U)
  13321. #define LPTIM_CFGR_PRELOAD_Msk (0x1U << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
  13322. #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
  13323. #define LPTIM_CFGR_COUNTMODE_Pos (23U)
  13324. #define LPTIM_CFGR_COUNTMODE_Msk (0x1U << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
  13325. #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
  13326. #define LPTIM_CFGR_ENC_Pos (24U)
  13327. #define LPTIM_CFGR_ENC_Msk (0x1U << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
  13328. #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
  13329. /****************** Bit definition for LPTIM_CR register ********************/
  13330. #define LPTIM_CR_ENABLE_Pos (0U)
  13331. #define LPTIM_CR_ENABLE_Msk (0x1U << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
  13332. #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
  13333. #define LPTIM_CR_SNGSTRT_Pos (1U)
  13334. #define LPTIM_CR_SNGSTRT_Msk (0x1U << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
  13335. #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
  13336. #define LPTIM_CR_CNTSTRT_Pos (2U)
  13337. #define LPTIM_CR_CNTSTRT_Msk (0x1U << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
  13338. #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
  13339. /****************** Bit definition for LPTIM_CMP register *******************/
  13340. #define LPTIM_CMP_CMP_Pos (0U)
  13341. #define LPTIM_CMP_CMP_Msk (0xFFFFU << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
  13342. #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
  13343. /****************** Bit definition for LPTIM_ARR register *******************/
  13344. #define LPTIM_ARR_ARR_Pos (0U)
  13345. #define LPTIM_ARR_ARR_Msk (0xFFFFU << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
  13346. #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
  13347. /****************** Bit definition for LPTIM_CNT register *******************/
  13348. #define LPTIM_CNT_CNT_Pos (0U)
  13349. #define LPTIM_CNT_CNT_Msk (0xFFFFU << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
  13350. #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
  13351. /******************************************************************************/
  13352. /* */
  13353. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  13354. /* */
  13355. /******************************************************************************/
  13356. /****************** Bit definition for USART_CR1 register *******************/
  13357. #define USART_CR1_UE_Pos (0U)
  13358. #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00000001 */
  13359. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  13360. #define USART_CR1_RE_Pos (2U)
  13361. #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
  13362. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  13363. #define USART_CR1_TE_Pos (3U)
  13364. #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
  13365. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  13366. #define USART_CR1_IDLEIE_Pos (4U)
  13367. #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  13368. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  13369. #define USART_CR1_RXNEIE_Pos (5U)
  13370. #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  13371. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  13372. #define USART_CR1_TCIE_Pos (6U)
  13373. #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  13374. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  13375. #define USART_CR1_TXEIE_Pos (7U)
  13376. #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  13377. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
  13378. #define USART_CR1_PEIE_Pos (8U)
  13379. #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  13380. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  13381. #define USART_CR1_PS_Pos (9U)
  13382. #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
  13383. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  13384. #define USART_CR1_PCE_Pos (10U)
  13385. #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  13386. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  13387. #define USART_CR1_WAKE_Pos (11U)
  13388. #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  13389. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  13390. #define USART_CR1_M_Pos (12U)
  13391. #define USART_CR1_M_Msk (0x10001U << USART_CR1_M_Pos) /*!< 0x10001000 */
  13392. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  13393. #define USART_CR1_M0 (0x00001U << USART_CR1_M_Pos) /*!< 0x00001000 */
  13394. #define USART_CR1_MME_Pos (13U)
  13395. #define USART_CR1_MME_Msk (0x1U << USART_CR1_MME_Pos) /*!< 0x00002000 */
  13396. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  13397. #define USART_CR1_CMIE_Pos (14U)
  13398. #define USART_CR1_CMIE_Msk (0x1U << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  13399. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  13400. #define USART_CR1_OVER8_Pos (15U)
  13401. #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  13402. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  13403. #define USART_CR1_DEDT_Pos (16U)
  13404. #define USART_CR1_DEDT_Msk (0x1FU << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  13405. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  13406. #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  13407. #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  13408. #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  13409. #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  13410. #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  13411. #define USART_CR1_DEAT_Pos (21U)
  13412. #define USART_CR1_DEAT_Msk (0x1FU << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  13413. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  13414. #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  13415. #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  13416. #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  13417. #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  13418. #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  13419. #define USART_CR1_RTOIE_Pos (26U)
  13420. #define USART_CR1_RTOIE_Msk (0x1U << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  13421. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  13422. #define USART_CR1_EOBIE_Pos (27U)
  13423. #define USART_CR1_EOBIE_Msk (0x1U << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  13424. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  13425. #define USART_CR1_M1 0x10000000U /*!< Word length - Bit 1 */
  13426. /* Legacy defines */
  13427. #define USART_CR1_M_0 USART_CR1_M0 /*!< Word length - Bit 0 */
  13428. #define USART_CR1_M_1 USART_CR1_M1 /*!< Word length - Bit 1 */
  13429. /****************** Bit definition for USART_CR2 register *******************/
  13430. #define USART_CR2_ADDM7_Pos (4U)
  13431. #define USART_CR2_ADDM7_Msk (0x1U << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  13432. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  13433. #define USART_CR2_LBDL_Pos (5U)
  13434. #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  13435. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  13436. #define USART_CR2_LBDIE_Pos (6U)
  13437. #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  13438. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  13439. #define USART_CR2_LBCL_Pos (8U)
  13440. #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  13441. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  13442. #define USART_CR2_CPHA_Pos (9U)
  13443. #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  13444. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  13445. #define USART_CR2_CPOL_Pos (10U)
  13446. #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  13447. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  13448. #define USART_CR2_CLKEN_Pos (11U)
  13449. #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  13450. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  13451. #define USART_CR2_STOP_Pos (12U)
  13452. #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  13453. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  13454. #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  13455. #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  13456. #define USART_CR2_LINEN_Pos (14U)
  13457. #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  13458. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  13459. #define USART_CR2_SWAP_Pos (15U)
  13460. #define USART_CR2_SWAP_Msk (0x1U << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  13461. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  13462. #define USART_CR2_RXINV_Pos (16U)
  13463. #define USART_CR2_RXINV_Msk (0x1U << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  13464. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  13465. #define USART_CR2_TXINV_Pos (17U)
  13466. #define USART_CR2_TXINV_Msk (0x1U << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  13467. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  13468. #define USART_CR2_DATAINV_Pos (18U)
  13469. #define USART_CR2_DATAINV_Msk (0x1U << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  13470. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  13471. #define USART_CR2_MSBFIRST_Pos (19U)
  13472. #define USART_CR2_MSBFIRST_Msk (0x1U << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  13473. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  13474. #define USART_CR2_ABREN_Pos (20U)
  13475. #define USART_CR2_ABREN_Msk (0x1U << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  13476. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable */
  13477. #define USART_CR2_ABRMODE_Pos (21U)
  13478. #define USART_CR2_ABRMODE_Msk (0x3U << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  13479. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  13480. #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  13481. #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  13482. #define USART_CR2_RTOEN_Pos (23U)
  13483. #define USART_CR2_RTOEN_Msk (0x1U << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  13484. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  13485. #define USART_CR2_ADD_Pos (24U)
  13486. #define USART_CR2_ADD_Msk (0xFFU << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  13487. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  13488. /****************** Bit definition for USART_CR3 register *******************/
  13489. #define USART_CR3_EIE_Pos (0U)
  13490. #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  13491. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  13492. #define USART_CR3_IREN_Pos (1U)
  13493. #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  13494. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  13495. #define USART_CR3_IRLP_Pos (2U)
  13496. #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  13497. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  13498. #define USART_CR3_HDSEL_Pos (3U)
  13499. #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  13500. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  13501. #define USART_CR3_NACK_Pos (4U)
  13502. #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  13503. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  13504. #define USART_CR3_SCEN_Pos (5U)
  13505. #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  13506. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  13507. #define USART_CR3_DMAR_Pos (6U)
  13508. #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  13509. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  13510. #define USART_CR3_DMAT_Pos (7U)
  13511. #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  13512. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  13513. #define USART_CR3_RTSE_Pos (8U)
  13514. #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  13515. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  13516. #define USART_CR3_CTSE_Pos (9U)
  13517. #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  13518. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  13519. #define USART_CR3_CTSIE_Pos (10U)
  13520. #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  13521. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  13522. #define USART_CR3_ONEBIT_Pos (11U)
  13523. #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  13524. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  13525. #define USART_CR3_OVRDIS_Pos (12U)
  13526. #define USART_CR3_OVRDIS_Msk (0x1U << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  13527. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  13528. #define USART_CR3_DDRE_Pos (13U)
  13529. #define USART_CR3_DDRE_Msk (0x1U << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  13530. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  13531. #define USART_CR3_DEM_Pos (14U)
  13532. #define USART_CR3_DEM_Msk (0x1U << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  13533. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  13534. #define USART_CR3_DEP_Pos (15U)
  13535. #define USART_CR3_DEP_Msk (0x1U << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  13536. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  13537. #define USART_CR3_SCARCNT_Pos (17U)
  13538. #define USART_CR3_SCARCNT_Msk (0x7U << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  13539. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  13540. #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  13541. #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  13542. #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  13543. /****************** Bit definition for USART_BRR register *******************/
  13544. #define USART_BRR_DIV_FRACTION_Pos (0U)
  13545. #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
  13546. #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
  13547. #define USART_BRR_DIV_MANTISSA_Pos (4U)
  13548. #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
  13549. #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
  13550. /****************** Bit definition for USART_GTPR register ******************/
  13551. #define USART_GTPR_PSC_Pos (0U)
  13552. #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  13553. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  13554. #define USART_GTPR_GT_Pos (8U)
  13555. #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  13556. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  13557. /******************* Bit definition for USART_RTOR register *****************/
  13558. #define USART_RTOR_RTO_Pos (0U)
  13559. #define USART_RTOR_RTO_Msk (0xFFFFFFU << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  13560. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  13561. #define USART_RTOR_BLEN_Pos (24U)
  13562. #define USART_RTOR_BLEN_Msk (0xFFU << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  13563. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  13564. /******************* Bit definition for USART_RQR register ******************/
  13565. #define USART_RQR_ABRRQ_Pos (0U)
  13566. #define USART_RQR_ABRRQ_Msk (0x1U << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
  13567. #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
  13568. #define USART_RQR_SBKRQ_Pos (1U)
  13569. #define USART_RQR_SBKRQ_Msk (0x1U << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
  13570. #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
  13571. #define USART_RQR_MMRQ_Pos (2U)
  13572. #define USART_RQR_MMRQ_Msk (0x1U << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
  13573. #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
  13574. #define USART_RQR_RXFRQ_Pos (3U)
  13575. #define USART_RQR_RXFRQ_Msk (0x1U << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
  13576. #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
  13577. #define USART_RQR_TXFRQ_Pos (4U)
  13578. #define USART_RQR_TXFRQ_Msk (0x1U << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
  13579. #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
  13580. /******************* Bit definition for USART_ISR register ******************/
  13581. #define USART_ISR_PE_Pos (0U)
  13582. #define USART_ISR_PE_Msk (0x1U << USART_ISR_PE_Pos) /*!< 0x00000001 */
  13583. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  13584. #define USART_ISR_FE_Pos (1U)
  13585. #define USART_ISR_FE_Msk (0x1U << USART_ISR_FE_Pos) /*!< 0x00000002 */
  13586. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  13587. #define USART_ISR_NE_Pos (2U)
  13588. #define USART_ISR_NE_Msk (0x1U << USART_ISR_NE_Pos) /*!< 0x00000004 */
  13589. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
  13590. #define USART_ISR_ORE_Pos (3U)
  13591. #define USART_ISR_ORE_Msk (0x1U << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  13592. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  13593. #define USART_ISR_IDLE_Pos (4U)
  13594. #define USART_ISR_IDLE_Msk (0x1U << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  13595. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  13596. #define USART_ISR_RXNE_Pos (5U)
  13597. #define USART_ISR_RXNE_Msk (0x1U << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
  13598. #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
  13599. #define USART_ISR_TC_Pos (6U)
  13600. #define USART_ISR_TC_Msk (0x1U << USART_ISR_TC_Pos) /*!< 0x00000040 */
  13601. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  13602. #define USART_ISR_TXE_Pos (7U)
  13603. #define USART_ISR_TXE_Msk (0x1U << USART_ISR_TXE_Pos) /*!< 0x00000080 */
  13604. #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
  13605. #define USART_ISR_LBDF_Pos (8U)
  13606. #define USART_ISR_LBDF_Msk (0x1U << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  13607. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  13608. #define USART_ISR_CTSIF_Pos (9U)
  13609. #define USART_ISR_CTSIF_Msk (0x1U << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  13610. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  13611. #define USART_ISR_CTS_Pos (10U)
  13612. #define USART_ISR_CTS_Msk (0x1U << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  13613. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  13614. #define USART_ISR_RTOF_Pos (11U)
  13615. #define USART_ISR_RTOF_Msk (0x1U << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  13616. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  13617. #define USART_ISR_EOBF_Pos (12U)
  13618. #define USART_ISR_EOBF_Msk (0x1U << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  13619. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  13620. #define USART_ISR_ABRE_Pos (14U)
  13621. #define USART_ISR_ABRE_Msk (0x1U << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  13622. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  13623. #define USART_ISR_ABRF_Pos (15U)
  13624. #define USART_ISR_ABRF_Msk (0x1U << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  13625. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  13626. #define USART_ISR_BUSY_Pos (16U)
  13627. #define USART_ISR_BUSY_Msk (0x1U << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  13628. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  13629. #define USART_ISR_CMF_Pos (17U)
  13630. #define USART_ISR_CMF_Msk (0x1U << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  13631. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  13632. #define USART_ISR_SBKF_Pos (18U)
  13633. #define USART_ISR_SBKF_Msk (0x1U << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  13634. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  13635. #define USART_ISR_RWU_Pos (19U)
  13636. #define USART_ISR_RWU_Msk (0x1U << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  13637. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  13638. #define USART_ISR_TEACK_Pos (21U)
  13639. #define USART_ISR_TEACK_Msk (0x1U << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  13640. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  13641. /* Legacy define */
  13642. #define USART_ISR_LBD USART_ISR_LBDF
  13643. /******************* Bit definition for USART_ICR register ******************/
  13644. #define USART_ICR_PECF_Pos (0U)
  13645. #define USART_ICR_PECF_Msk (0x1U << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  13646. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  13647. #define USART_ICR_FECF_Pos (1U)
  13648. #define USART_ICR_FECF_Msk (0x1U << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  13649. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  13650. #define USART_ICR_NCF_Pos (2U)
  13651. #define USART_ICR_NCF_Msk (0x1U << USART_ICR_NCF_Pos) /*!< 0x00000004 */
  13652. #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */
  13653. #define USART_ICR_ORECF_Pos (3U)
  13654. #define USART_ICR_ORECF_Msk (0x1U << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  13655. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  13656. #define USART_ICR_IDLECF_Pos (4U)
  13657. #define USART_ICR_IDLECF_Msk (0x1U << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  13658. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  13659. #define USART_ICR_TCCF_Pos (6U)
  13660. #define USART_ICR_TCCF_Msk (0x1U << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  13661. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  13662. #define USART_ICR_LBDCF_Pos (8U)
  13663. #define USART_ICR_LBDCF_Msk (0x1U << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  13664. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  13665. #define USART_ICR_CTSCF_Pos (9U)
  13666. #define USART_ICR_CTSCF_Msk (0x1U << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  13667. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  13668. #define USART_ICR_RTOCF_Pos (11U)
  13669. #define USART_ICR_RTOCF_Msk (0x1U << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  13670. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  13671. #define USART_ICR_EOBCF_Pos (12U)
  13672. #define USART_ICR_EOBCF_Msk (0x1U << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  13673. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  13674. #define USART_ICR_CMCF_Pos (17U)
  13675. #define USART_ICR_CMCF_Msk (0x1U << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  13676. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  13677. /******************* Bit definition for USART_RDR register ******************/
  13678. #define USART_RDR_RDR_Pos (0U)
  13679. #define USART_RDR_RDR_Msk (0x1FFU << USART_RDR_RDR_Pos) /*!< 0x000001FF */
  13680. #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
  13681. /******************* Bit definition for USART_TDR register ******************/
  13682. #define USART_TDR_TDR_Pos (0U)
  13683. #define USART_TDR_TDR_Msk (0x1FFU << USART_TDR_TDR_Pos) /*!< 0x000001FF */
  13684. #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
  13685. /******************************************************************************/
  13686. /* */
  13687. /* Window WATCHDOG */
  13688. /* */
  13689. /******************************************************************************/
  13690. /******************* Bit definition for WWDG_CR register ********************/
  13691. #define WWDG_CR_T_Pos (0U)
  13692. #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
  13693. #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  13694. #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x01 */
  13695. #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x02 */
  13696. #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x04 */
  13697. #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x08 */
  13698. #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x10 */
  13699. #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x20 */
  13700. #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x40 */
  13701. /* Legacy defines */
  13702. #define WWDG_CR_T0 WWDG_CR_T_0 /*!<Bit 0 */
  13703. #define WWDG_CR_T1 WWDG_CR_T_1 /*!<Bit 1 */
  13704. #define WWDG_CR_T2 WWDG_CR_T_2 /*!<Bit 2 */
  13705. #define WWDG_CR_T3 WWDG_CR_T_3 /*!<Bit 3 */
  13706. #define WWDG_CR_T4 WWDG_CR_T_4 /*!<Bit 4 */
  13707. #define WWDG_CR_T5 WWDG_CR_T_5 /*!<Bit 5 */
  13708. #define WWDG_CR_T6 WWDG_CR_T_6 /*!<Bit 6 */
  13709. #define WWDG_CR_WDGA_Pos (7U)
  13710. #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  13711. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
  13712. /******************* Bit definition for WWDG_CFR register *******************/
  13713. #define WWDG_CFR_W_Pos (0U)
  13714. #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  13715. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
  13716. #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x0001 */
  13717. #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x0002 */
  13718. #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x0004 */
  13719. #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x0008 */
  13720. #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x0010 */
  13721. #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x0020 */
  13722. #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x0040 */
  13723. /* Legacy defines */
  13724. #define WWDG_CFR_W0 WWDG_CFR_W_0 /*!<Bit 0 */
  13725. #define WWDG_CFR_W1 WWDG_CFR_W_1 /*!<Bit 1 */
  13726. #define WWDG_CFR_W2 WWDG_CFR_W_2 /*!<Bit 2 */
  13727. #define WWDG_CFR_W3 WWDG_CFR_W_3 /*!<Bit 3 */
  13728. #define WWDG_CFR_W4 WWDG_CFR_W_4 /*!<Bit 4 */
  13729. #define WWDG_CFR_W5 WWDG_CFR_W_5 /*!<Bit 5 */
  13730. #define WWDG_CFR_W6 WWDG_CFR_W_6 /*!<Bit 6 */
  13731. #define WWDG_CFR_WDGTB_Pos (7U)
  13732. #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  13733. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[1:0] bits (Timer Base) */
  13734. #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x0080 */
  13735. #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x0100 */
  13736. /* Legacy defines */
  13737. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0 /*!<Bit 0 */
  13738. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1 /*!<Bit 1 */
  13739. #define WWDG_CFR_EWI_Pos (9U)
  13740. #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  13741. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
  13742. /******************* Bit definition for WWDG_SR register ********************/
  13743. #define WWDG_SR_EWIF_Pos (0U)
  13744. #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  13745. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
  13746. /******************************************************************************/
  13747. /* */
  13748. /* DBG */
  13749. /* */
  13750. /******************************************************************************/
  13751. /******************** Bit definition for DBGMCU_IDCODE register *************/
  13752. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  13753. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  13754. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
  13755. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  13756. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  13757. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
  13758. /******************** Bit definition for DBGMCU_CR register *****************/
  13759. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  13760. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
  13761. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
  13762. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  13763. #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  13764. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
  13765. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  13766. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  13767. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
  13768. #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
  13769. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1U << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
  13770. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
  13771. #define DBGMCU_CR_TRACE_MODE_Pos (6U)
  13772. #define DBGMCU_CR_TRACE_MODE_Msk (0x3U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
  13773. #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
  13774. #define DBGMCU_CR_TRACE_MODE_0 (0x1U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
  13775. #define DBGMCU_CR_TRACE_MODE_1 (0x2U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
  13776. /******************** Bit definition for DBGMCU_APB1_FZ register ************/
  13777. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U)
  13778. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
  13779. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk
  13780. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U)
  13781. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
  13782. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk
  13783. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos (2U)
  13784. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */
  13785. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk
  13786. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos (3U)
  13787. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos) /*!< 0x00000008 */
  13788. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk
  13789. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U)
  13790. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
  13791. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk
  13792. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U)
  13793. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */
  13794. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk
  13795. #define DBGMCU_APB1_FZ_DBG_TIM12_STOP_Pos (6U)
  13796. #define DBGMCU_APB1_FZ_DBG_TIM12_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM12_STOP_Pos) /*!< 0x00000040 */
  13797. #define DBGMCU_APB1_FZ_DBG_TIM12_STOP DBGMCU_APB1_FZ_DBG_TIM12_STOP_Msk
  13798. #define DBGMCU_APB1_FZ_DBG_TIM13_STOP_Pos (7U)
  13799. #define DBGMCU_APB1_FZ_DBG_TIM13_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM13_STOP_Pos) /*!< 0x00000080 */
  13800. #define DBGMCU_APB1_FZ_DBG_TIM13_STOP DBGMCU_APB1_FZ_DBG_TIM13_STOP_Msk
  13801. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos (8U)
  13802. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos) /*!< 0x00000100 */
  13803. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk
  13804. #define DBGMCU_APB1_FZ_DBG_LPTIM1_STOP_Pos (9U)
  13805. #define DBGMCU_APB1_FZ_DBG_LPTIM1_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_LPTIM1_STOP_Pos) /*!< 0x00000200 */
  13806. #define DBGMCU_APB1_FZ_DBG_LPTIM1_STOP DBGMCU_APB1_FZ_DBG_LPTIM1_STOP_Msk
  13807. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U)
  13808. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  13809. #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk
  13810. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
  13811. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  13812. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk
  13813. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
  13814. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  13815. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk
  13816. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U)
  13817. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */
  13818. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk
  13819. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos (22U)
  13820. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00400000 */
  13821. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk
  13822. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Pos (23U)
  13823. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Pos) /*!< 0x00800000 */
  13824. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Msk
  13825. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP_Pos (25U)
  13826. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_CAN1_STOP_Pos) /*!< 0x02000000 */
  13827. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP DBGMCU_APB1_FZ_DBG_CAN1_STOP_Msk
  13828. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP_Pos (26U)
  13829. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_CAN2_STOP_Pos) /*!< 0x04000000 */
  13830. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP DBGMCU_APB1_FZ_DBG_CAN2_STOP_Msk
  13831. /******************** Bit definition for DBGMCU_APB2_FZ register ************/
  13832. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos (0U)
  13833. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000001 */
  13834. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk
  13835. #define DBGMCU_APB2_FZ_DBG_TIM8_STOP_Pos (1U)
  13836. #define DBGMCU_APB2_FZ_DBG_TIM8_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM8_STOP_Pos) /*!< 0x00000002 */
  13837. #define DBGMCU_APB2_FZ_DBG_TIM8_STOP DBGMCU_APB2_FZ_DBG_TIM8_STOP_Msk
  13838. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos (16U)
  13839. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos) /*!< 0x00010000 */
  13840. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk
  13841. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos (17U)
  13842. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos) /*!< 0x00020000 */
  13843. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk
  13844. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos (18U)
  13845. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos) /*!< 0x00040000 */
  13846. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk
  13847. /******************************************************************************/
  13848. /* */
  13849. /* Ethernet MAC Registers bits definitions */
  13850. /* */
  13851. /******************************************************************************/
  13852. /* Bit definition for Ethernet MAC Control Register register */
  13853. #define ETH_MACCR_WD_Pos (23U)
  13854. #define ETH_MACCR_WD_Msk (0x1U << ETH_MACCR_WD_Pos) /*!< 0x00800000 */
  13855. #define ETH_MACCR_WD ETH_MACCR_WD_Msk /* Watchdog disable */
  13856. #define ETH_MACCR_JD_Pos (22U)
  13857. #define ETH_MACCR_JD_Msk (0x1U << ETH_MACCR_JD_Pos) /*!< 0x00400000 */
  13858. #define ETH_MACCR_JD ETH_MACCR_JD_Msk /* Jabber disable */
  13859. #define ETH_MACCR_IFG_Pos (17U)
  13860. #define ETH_MACCR_IFG_Msk (0x7U << ETH_MACCR_IFG_Pos) /*!< 0x000E0000 */
  13861. #define ETH_MACCR_IFG ETH_MACCR_IFG_Msk /* Inter-frame gap */
  13862. #define ETH_MACCR_IFG_96Bit 0x00000000U /* Minimum IFG between frames during transmission is 96Bit */
  13863. #define ETH_MACCR_IFG_88Bit 0x00020000U /* Minimum IFG between frames during transmission is 88Bit */
  13864. #define ETH_MACCR_IFG_80Bit 0x00040000U /* Minimum IFG between frames during transmission is 80Bit */
  13865. #define ETH_MACCR_IFG_72Bit 0x00060000U /* Minimum IFG between frames during transmission is 72Bit */
  13866. #define ETH_MACCR_IFG_64Bit 0x00080000U /* Minimum IFG between frames during transmission is 64Bit */
  13867. #define ETH_MACCR_IFG_56Bit 0x000A0000U /* Minimum IFG between frames during transmission is 56Bit */
  13868. #define ETH_MACCR_IFG_48Bit 0x000C0000U /* Minimum IFG between frames during transmission is 48Bit */
  13869. #define ETH_MACCR_IFG_40Bit 0x000E0000U /* Minimum IFG between frames during transmission is 40Bit */
  13870. #define ETH_MACCR_CSD_Pos (16U)
  13871. #define ETH_MACCR_CSD_Msk (0x1U << ETH_MACCR_CSD_Pos) /*!< 0x00010000 */
  13872. #define ETH_MACCR_CSD ETH_MACCR_CSD_Msk /* Carrier sense disable (during transmission) */
  13873. #define ETH_MACCR_FES_Pos (14U)
  13874. #define ETH_MACCR_FES_Msk (0x1U << ETH_MACCR_FES_Pos) /*!< 0x00004000 */
  13875. #define ETH_MACCR_FES ETH_MACCR_FES_Msk /* Fast ethernet speed */
  13876. #define ETH_MACCR_ROD_Pos (13U)
  13877. #define ETH_MACCR_ROD_Msk (0x1U << ETH_MACCR_ROD_Pos) /*!< 0x00002000 */
  13878. #define ETH_MACCR_ROD ETH_MACCR_ROD_Msk /* Receive own disable */
  13879. #define ETH_MACCR_LM_Pos (12U)
  13880. #define ETH_MACCR_LM_Msk (0x1U << ETH_MACCR_LM_Pos) /*!< 0x00001000 */
  13881. #define ETH_MACCR_LM ETH_MACCR_LM_Msk /* loopback mode */
  13882. #define ETH_MACCR_DM_Pos (11U)
  13883. #define ETH_MACCR_DM_Msk (0x1U << ETH_MACCR_DM_Pos) /*!< 0x00000800 */
  13884. #define ETH_MACCR_DM ETH_MACCR_DM_Msk /* Duplex mode */
  13885. #define ETH_MACCR_IPCO_Pos (10U)
  13886. #define ETH_MACCR_IPCO_Msk (0x1U << ETH_MACCR_IPCO_Pos) /*!< 0x00000400 */
  13887. #define ETH_MACCR_IPCO ETH_MACCR_IPCO_Msk /* IP Checksum offload */
  13888. #define ETH_MACCR_RD_Pos (9U)
  13889. #define ETH_MACCR_RD_Msk (0x1U << ETH_MACCR_RD_Pos) /*!< 0x00000200 */
  13890. #define ETH_MACCR_RD ETH_MACCR_RD_Msk /* Retry disable */
  13891. #define ETH_MACCR_APCS_Pos (7U)
  13892. #define ETH_MACCR_APCS_Msk (0x1U << ETH_MACCR_APCS_Pos) /*!< 0x00000080 */
  13893. #define ETH_MACCR_APCS ETH_MACCR_APCS_Msk /* Automatic Pad/CRC stripping */
  13894. #define ETH_MACCR_BL_Pos (5U)
  13895. #define ETH_MACCR_BL_Msk (0x3U << ETH_MACCR_BL_Pos) /*!< 0x00000060 */
  13896. #define ETH_MACCR_BL ETH_MACCR_BL_Msk /* Back-off limit: random integer number (r) of slot time delays before rescheduling
  13897. a transmission attempt during retries after a collision: 0 =< r <2^k */
  13898. #define ETH_MACCR_BL_10 0x00000000U /* k = min (n, 10) */
  13899. #define ETH_MACCR_BL_8 0x00000020U /* k = min (n, 8) */
  13900. #define ETH_MACCR_BL_4 0x00000040U /* k = min (n, 4) */
  13901. #define ETH_MACCR_BL_1 0x00000060U /* k = min (n, 1) */
  13902. #define ETH_MACCR_DC_Pos (4U)
  13903. #define ETH_MACCR_DC_Msk (0x1U << ETH_MACCR_DC_Pos) /*!< 0x00000010 */
  13904. #define ETH_MACCR_DC ETH_MACCR_DC_Msk /* Defferal check */
  13905. #define ETH_MACCR_TE_Pos (3U)
  13906. #define ETH_MACCR_TE_Msk (0x1U << ETH_MACCR_TE_Pos) /*!< 0x00000008 */
  13907. #define ETH_MACCR_TE ETH_MACCR_TE_Msk /* Transmitter enable */
  13908. #define ETH_MACCR_RE_Pos (2U)
  13909. #define ETH_MACCR_RE_Msk (0x1U << ETH_MACCR_RE_Pos) /*!< 0x00000004 */
  13910. #define ETH_MACCR_RE ETH_MACCR_RE_Msk /* Receiver enable */
  13911. /* Bit definition for Ethernet MAC Frame Filter Register */
  13912. #define ETH_MACFFR_RA_Pos (31U)
  13913. #define ETH_MACFFR_RA_Msk (0x1U << ETH_MACFFR_RA_Pos) /*!< 0x80000000 */
  13914. #define ETH_MACFFR_RA ETH_MACFFR_RA_Msk /* Receive all */
  13915. #define ETH_MACFFR_HPF_Pos (10U)
  13916. #define ETH_MACFFR_HPF_Msk (0x1U << ETH_MACFFR_HPF_Pos) /*!< 0x00000400 */
  13917. #define ETH_MACFFR_HPF ETH_MACFFR_HPF_Msk /* Hash or perfect filter */
  13918. #define ETH_MACFFR_SAF_Pos (9U)
  13919. #define ETH_MACFFR_SAF_Msk (0x1U << ETH_MACFFR_SAF_Pos) /*!< 0x00000200 */
  13920. #define ETH_MACFFR_SAF ETH_MACFFR_SAF_Msk /* Source address filter enable */
  13921. #define ETH_MACFFR_SAIF_Pos (8U)
  13922. #define ETH_MACFFR_SAIF_Msk (0x1U << ETH_MACFFR_SAIF_Pos) /*!< 0x00000100 */
  13923. #define ETH_MACFFR_SAIF ETH_MACFFR_SAIF_Msk /* SA inverse filtering */
  13924. #define ETH_MACFFR_PCF_Pos (6U)
  13925. #define ETH_MACFFR_PCF_Msk (0x3U << ETH_MACFFR_PCF_Pos) /*!< 0x000000C0 */
  13926. #define ETH_MACFFR_PCF ETH_MACFFR_PCF_Msk /* Pass control frames: 3 cases */
  13927. #define ETH_MACFFR_PCF_BlockAll_Pos (6U)
  13928. #define ETH_MACFFR_PCF_BlockAll_Msk (0x1U << ETH_MACFFR_PCF_BlockAll_Pos) /*!< 0x00000040 */
  13929. #define ETH_MACFFR_PCF_BlockAll ETH_MACFFR_PCF_BlockAll_Msk /* MAC filters all control frames from reaching the application */
  13930. #define ETH_MACFFR_PCF_ForwardAll_Pos (7U)
  13931. #define ETH_MACFFR_PCF_ForwardAll_Msk (0x1U << ETH_MACFFR_PCF_ForwardAll_Pos) /*!< 0x00000080 */
  13932. #define ETH_MACFFR_PCF_ForwardAll ETH_MACFFR_PCF_ForwardAll_Msk /* MAC forwards all control frames to application even if they fail the Address Filter */
  13933. #define ETH_MACFFR_PCF_ForwardPassedAddrFilter_Pos (6U)
  13934. #define ETH_MACFFR_PCF_ForwardPassedAddrFilter_Msk (0x3U << ETH_MACFFR_PCF_ForwardPassedAddrFilter_Pos) /*!< 0x000000C0 */
  13935. #define ETH_MACFFR_PCF_ForwardPassedAddrFilter ETH_MACFFR_PCF_ForwardPassedAddrFilter_Msk /* MAC forwards control frames that pass the Address Filter. */
  13936. #define ETH_MACFFR_BFD_Pos (5U)
  13937. #define ETH_MACFFR_BFD_Msk (0x1U << ETH_MACFFR_BFD_Pos) /*!< 0x00000020 */
  13938. #define ETH_MACFFR_BFD ETH_MACFFR_BFD_Msk /* Broadcast frame disable */
  13939. #define ETH_MACFFR_PAM_Pos (4U)
  13940. #define ETH_MACFFR_PAM_Msk (0x1U << ETH_MACFFR_PAM_Pos) /*!< 0x00000010 */
  13941. #define ETH_MACFFR_PAM ETH_MACFFR_PAM_Msk /* Pass all mutlicast */
  13942. #define ETH_MACFFR_DAIF_Pos (3U)
  13943. #define ETH_MACFFR_DAIF_Msk (0x1U << ETH_MACFFR_DAIF_Pos) /*!< 0x00000008 */
  13944. #define ETH_MACFFR_DAIF ETH_MACFFR_DAIF_Msk /* DA Inverse filtering */
  13945. #define ETH_MACFFR_HM_Pos (2U)
  13946. #define ETH_MACFFR_HM_Msk (0x1U << ETH_MACFFR_HM_Pos) /*!< 0x00000004 */
  13947. #define ETH_MACFFR_HM ETH_MACFFR_HM_Msk /* Hash multicast */
  13948. #define ETH_MACFFR_HU_Pos (1U)
  13949. #define ETH_MACFFR_HU_Msk (0x1U << ETH_MACFFR_HU_Pos) /*!< 0x00000002 */
  13950. #define ETH_MACFFR_HU ETH_MACFFR_HU_Msk /* Hash unicast */
  13951. #define ETH_MACFFR_PM_Pos (0U)
  13952. #define ETH_MACFFR_PM_Msk (0x1U << ETH_MACFFR_PM_Pos) /*!< 0x00000001 */
  13953. #define ETH_MACFFR_PM ETH_MACFFR_PM_Msk /* Promiscuous mode */
  13954. /* Bit definition for Ethernet MAC Hash Table High Register */
  13955. #define ETH_MACHTHR_HTH_Pos (0U)
  13956. #define ETH_MACHTHR_HTH_Msk (0xFFFFFFFFU << ETH_MACHTHR_HTH_Pos) /*!< 0xFFFFFFFF */
  13957. #define ETH_MACHTHR_HTH ETH_MACHTHR_HTH_Msk /* Hash table high */
  13958. /* Bit definition for Ethernet MAC Hash Table Low Register */
  13959. #define ETH_MACHTLR_HTL_Pos (0U)
  13960. #define ETH_MACHTLR_HTL_Msk (0xFFFFFFFFU << ETH_MACHTLR_HTL_Pos) /*!< 0xFFFFFFFF */
  13961. #define ETH_MACHTLR_HTL ETH_MACHTLR_HTL_Msk /* Hash table low */
  13962. /* Bit definition for Ethernet MAC MII Address Register */
  13963. #define ETH_MACMIIAR_PA_Pos (11U)
  13964. #define ETH_MACMIIAR_PA_Msk (0x1FU << ETH_MACMIIAR_PA_Pos) /*!< 0x0000F800 */
  13965. #define ETH_MACMIIAR_PA ETH_MACMIIAR_PA_Msk /* Physical layer address */
  13966. #define ETH_MACMIIAR_MR_Pos (6U)
  13967. #define ETH_MACMIIAR_MR_Msk (0x1FU << ETH_MACMIIAR_MR_Pos) /*!< 0x000007C0 */
  13968. #define ETH_MACMIIAR_MR ETH_MACMIIAR_MR_Msk /* MII register in the selected PHY */
  13969. #define ETH_MACMIIAR_CR_Pos (2U)
  13970. #define ETH_MACMIIAR_CR_Msk (0x7U << ETH_MACMIIAR_CR_Pos) /*!< 0x0000001C */
  13971. #define ETH_MACMIIAR_CR ETH_MACMIIAR_CR_Msk /* CR clock range: 6 cases */
  13972. #define ETH_MACMIIAR_CR_Div42 0x00000000U /* HCLK:60-100 MHz; MDC clock= HCLK/42 */
  13973. #define ETH_MACMIIAR_CR_Div62_Pos (2U)
  13974. #define ETH_MACMIIAR_CR_Div62_Msk (0x1U << ETH_MACMIIAR_CR_Div62_Pos) /*!< 0x00000004 */
  13975. #define ETH_MACMIIAR_CR_Div62 ETH_MACMIIAR_CR_Div62_Msk /* HCLK:100-150 MHz; MDC clock= HCLK/62 */
  13976. #define ETH_MACMIIAR_CR_Div16_Pos (3U)
  13977. #define ETH_MACMIIAR_CR_Div16_Msk (0x1U << ETH_MACMIIAR_CR_Div16_Pos) /*!< 0x00000008 */
  13978. #define ETH_MACMIIAR_CR_Div16 ETH_MACMIIAR_CR_Div16_Msk /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
  13979. #define ETH_MACMIIAR_CR_Div26_Pos (2U)
  13980. #define ETH_MACMIIAR_CR_Div26_Msk (0x3U << ETH_MACMIIAR_CR_Div26_Pos) /*!< 0x0000000C */
  13981. #define ETH_MACMIIAR_CR_Div26 ETH_MACMIIAR_CR_Div26_Msk /* HCLK:35-60 MHz; MDC clock= HCLK/26 */
  13982. #define ETH_MACMIIAR_CR_Div102_Pos (4U)
  13983. #define ETH_MACMIIAR_CR_Div102_Msk (0x1U << ETH_MACMIIAR_CR_Div102_Pos) /*!< 0x00000010 */
  13984. #define ETH_MACMIIAR_CR_Div102 ETH_MACMIIAR_CR_Div102_Msk /* HCLK:150-168 MHz; MDC clock= HCLK/102 */
  13985. #define ETH_MACMIIAR_MW_Pos (1U)
  13986. #define ETH_MACMIIAR_MW_Msk (0x1U << ETH_MACMIIAR_MW_Pos) /*!< 0x00000002 */
  13987. #define ETH_MACMIIAR_MW ETH_MACMIIAR_MW_Msk /* MII write */
  13988. #define ETH_MACMIIAR_MB_Pos (0U)
  13989. #define ETH_MACMIIAR_MB_Msk (0x1U << ETH_MACMIIAR_MB_Pos) /*!< 0x00000001 */
  13990. #define ETH_MACMIIAR_MB ETH_MACMIIAR_MB_Msk /* MII busy */
  13991. /* Bit definition for Ethernet MAC MII Data Register */
  13992. #define ETH_MACMIIDR_MD_Pos (0U)
  13993. #define ETH_MACMIIDR_MD_Msk (0xFFFFU << ETH_MACMIIDR_MD_Pos) /*!< 0x0000FFFF */
  13994. #define ETH_MACMIIDR_MD ETH_MACMIIDR_MD_Msk /* MII data: read/write data from/to PHY */
  13995. /* Bit definition for Ethernet MAC Flow Control Register */
  13996. #define ETH_MACFCR_PT_Pos (16U)
  13997. #define ETH_MACFCR_PT_Msk (0xFFFFU << ETH_MACFCR_PT_Pos) /*!< 0xFFFF0000 */
  13998. #define ETH_MACFCR_PT ETH_MACFCR_PT_Msk /* Pause time */
  13999. #define ETH_MACFCR_ZQPD_Pos (7U)
  14000. #define ETH_MACFCR_ZQPD_Msk (0x1U << ETH_MACFCR_ZQPD_Pos) /*!< 0x00000080 */
  14001. #define ETH_MACFCR_ZQPD ETH_MACFCR_ZQPD_Msk /* Zero-quanta pause disable */
  14002. #define ETH_MACFCR_PLT_Pos (4U)
  14003. #define ETH_MACFCR_PLT_Msk (0x3U << ETH_MACFCR_PLT_Pos) /*!< 0x00000030 */
  14004. #define ETH_MACFCR_PLT ETH_MACFCR_PLT_Msk /* Pause low threshold: 4 cases */
  14005. #define ETH_MACFCR_PLT_Minus4 0x00000000U /* Pause time minus 4 slot times */
  14006. #define ETH_MACFCR_PLT_Minus28_Pos (4U)
  14007. #define ETH_MACFCR_PLT_Minus28_Msk (0x1U << ETH_MACFCR_PLT_Minus28_Pos) /*!< 0x00000010 */
  14008. #define ETH_MACFCR_PLT_Minus28 ETH_MACFCR_PLT_Minus28_Msk /* Pause time minus 28 slot times */
  14009. #define ETH_MACFCR_PLT_Minus144_Pos (5U)
  14010. #define ETH_MACFCR_PLT_Minus144_Msk (0x1U << ETH_MACFCR_PLT_Minus144_Pos) /*!< 0x00000020 */
  14011. #define ETH_MACFCR_PLT_Minus144 ETH_MACFCR_PLT_Minus144_Msk /* Pause time minus 144 slot times */
  14012. #define ETH_MACFCR_PLT_Minus256_Pos (4U)
  14013. #define ETH_MACFCR_PLT_Minus256_Msk (0x3U << ETH_MACFCR_PLT_Minus256_Pos) /*!< 0x00000030 */
  14014. #define ETH_MACFCR_PLT_Minus256 ETH_MACFCR_PLT_Minus256_Msk /* Pause time minus 256 slot times */
  14015. #define ETH_MACFCR_UPFD_Pos (3U)
  14016. #define ETH_MACFCR_UPFD_Msk (0x1U << ETH_MACFCR_UPFD_Pos) /*!< 0x00000008 */
  14017. #define ETH_MACFCR_UPFD ETH_MACFCR_UPFD_Msk /* Unicast pause frame detect */
  14018. #define ETH_MACFCR_RFCE_Pos (2U)
  14019. #define ETH_MACFCR_RFCE_Msk (0x1U << ETH_MACFCR_RFCE_Pos) /*!< 0x00000004 */
  14020. #define ETH_MACFCR_RFCE ETH_MACFCR_RFCE_Msk /* Receive flow control enable */
  14021. #define ETH_MACFCR_TFCE_Pos (1U)
  14022. #define ETH_MACFCR_TFCE_Msk (0x1U << ETH_MACFCR_TFCE_Pos) /*!< 0x00000002 */
  14023. #define ETH_MACFCR_TFCE ETH_MACFCR_TFCE_Msk /* Transmit flow control enable */
  14024. #define ETH_MACFCR_FCBBPA_Pos (0U)
  14025. #define ETH_MACFCR_FCBBPA_Msk (0x1U << ETH_MACFCR_FCBBPA_Pos) /*!< 0x00000001 */
  14026. #define ETH_MACFCR_FCBBPA ETH_MACFCR_FCBBPA_Msk /* Flow control busy/backpressure activate */
  14027. /* Bit definition for Ethernet MAC VLAN Tag Register */
  14028. #define ETH_MACVLANTR_VLANTC_Pos (16U)
  14029. #define ETH_MACVLANTR_VLANTC_Msk (0x1U << ETH_MACVLANTR_VLANTC_Pos) /*!< 0x00010000 */
  14030. #define ETH_MACVLANTR_VLANTC ETH_MACVLANTR_VLANTC_Msk /* 12-bit VLAN tag comparison */
  14031. #define ETH_MACVLANTR_VLANTI_Pos (0U)
  14032. #define ETH_MACVLANTR_VLANTI_Msk (0xFFFFU << ETH_MACVLANTR_VLANTI_Pos) /*!< 0x0000FFFF */
  14033. #define ETH_MACVLANTR_VLANTI ETH_MACVLANTR_VLANTI_Msk /* VLAN tag identifier (for receive frames) */
  14034. /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
  14035. #define ETH_MACRWUFFR_D_Pos (0U)
  14036. #define ETH_MACRWUFFR_D_Msk (0xFFFFFFFFU << ETH_MACRWUFFR_D_Pos) /*!< 0xFFFFFFFF */
  14037. #define ETH_MACRWUFFR_D ETH_MACRWUFFR_D_Msk /* Wake-up frame filter register data */
  14038. /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
  14039. Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
  14040. /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
  14041. Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
  14042. Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
  14043. Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
  14044. Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
  14045. RSVD - Filter1 Command - RSVD - Filter0 Command
  14046. Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
  14047. Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
  14048. Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
  14049. /* Bit definition for Ethernet MAC PMT Control and Status Register */
  14050. #define ETH_MACPMTCSR_WFFRPR_Pos (31U)
  14051. #define ETH_MACPMTCSR_WFFRPR_Msk (0x1U << ETH_MACPMTCSR_WFFRPR_Pos) /*!< 0x80000000 */
  14052. #define ETH_MACPMTCSR_WFFRPR ETH_MACPMTCSR_WFFRPR_Msk /* Wake-Up Frame Filter Register Pointer Reset */
  14053. #define ETH_MACPMTCSR_GU_Pos (9U)
  14054. #define ETH_MACPMTCSR_GU_Msk (0x1U << ETH_MACPMTCSR_GU_Pos) /*!< 0x00000200 */
  14055. #define ETH_MACPMTCSR_GU ETH_MACPMTCSR_GU_Msk /* Global Unicast */
  14056. #define ETH_MACPMTCSR_WFR_Pos (6U)
  14057. #define ETH_MACPMTCSR_WFR_Msk (0x1U << ETH_MACPMTCSR_WFR_Pos) /*!< 0x00000040 */
  14058. #define ETH_MACPMTCSR_WFR ETH_MACPMTCSR_WFR_Msk /* Wake-Up Frame Received */
  14059. #define ETH_MACPMTCSR_MPR_Pos (5U)
  14060. #define ETH_MACPMTCSR_MPR_Msk (0x1U << ETH_MACPMTCSR_MPR_Pos) /*!< 0x00000020 */
  14061. #define ETH_MACPMTCSR_MPR ETH_MACPMTCSR_MPR_Msk /* Magic Packet Received */
  14062. #define ETH_MACPMTCSR_WFE_Pos (2U)
  14063. #define ETH_MACPMTCSR_WFE_Msk (0x1U << ETH_MACPMTCSR_WFE_Pos) /*!< 0x00000004 */
  14064. #define ETH_MACPMTCSR_WFE ETH_MACPMTCSR_WFE_Msk /* Wake-Up Frame Enable */
  14065. #define ETH_MACPMTCSR_MPE_Pos (1U)
  14066. #define ETH_MACPMTCSR_MPE_Msk (0x1U << ETH_MACPMTCSR_MPE_Pos) /*!< 0x00000002 */
  14067. #define ETH_MACPMTCSR_MPE ETH_MACPMTCSR_MPE_Msk /* Magic Packet Enable */
  14068. #define ETH_MACPMTCSR_PD_Pos (0U)
  14069. #define ETH_MACPMTCSR_PD_Msk (0x1U << ETH_MACPMTCSR_PD_Pos) /*!< 0x00000001 */
  14070. #define ETH_MACPMTCSR_PD ETH_MACPMTCSR_PD_Msk /* Power Down */
  14071. /* Bit definition for Ethernet MAC debug Register */
  14072. #define ETH_MACDBGR_TFF_Pos (25U)
  14073. #define ETH_MACDBGR_TFF_Msk (0x1U << ETH_MACDBGR_TFF_Pos) /*!< 0x02000000 */
  14074. #define ETH_MACDBGR_TFF ETH_MACDBGR_TFF_Msk /* Tx FIFO full */
  14075. #define ETH_MACDBGR_TFNE_Pos (24U)
  14076. #define ETH_MACDBGR_TFNE_Msk (0x1U << ETH_MACDBGR_TFNE_Pos) /*!< 0x01000000 */
  14077. #define ETH_MACDBGR_TFNE ETH_MACDBGR_TFNE_Msk /* Tx FIFO not empty */
  14078. #define ETH_MACDBGR_TPWA_Pos (22U)
  14079. #define ETH_MACDBGR_TPWA_Msk (0x1U << ETH_MACDBGR_TPWA_Pos) /*!< 0x00400000 */
  14080. #define ETH_MACDBGR_TPWA ETH_MACDBGR_TPWA_Msk /* Tx FIFO write active */
  14081. #define ETH_MACDBGR_TFRS_Pos (20U)
  14082. #define ETH_MACDBGR_TFRS_Msk (0x3U << ETH_MACDBGR_TFRS_Pos) /*!< 0x00300000 */
  14083. #define ETH_MACDBGR_TFRS ETH_MACDBGR_TFRS_Msk /* Tx FIFO read status mask */
  14084. #define ETH_MACDBGR_TFRS_WRITING_Pos (20U)
  14085. #define ETH_MACDBGR_TFRS_WRITING_Msk (0x3U << ETH_MACDBGR_TFRS_WRITING_Pos) /*!< 0x00300000 */
  14086. #define ETH_MACDBGR_TFRS_WRITING ETH_MACDBGR_TFRS_WRITING_Msk /* Writing the received TxStatus or flushing the TxFIFO */
  14087. #define ETH_MACDBGR_TFRS_WAITING_Pos (21U)
  14088. #define ETH_MACDBGR_TFRS_WAITING_Msk (0x1U << ETH_MACDBGR_TFRS_WAITING_Pos) /*!< 0x00200000 */
  14089. #define ETH_MACDBGR_TFRS_WAITING ETH_MACDBGR_TFRS_WAITING_Msk /* Waiting for TxStatus from MAC transmitter */
  14090. #define ETH_MACDBGR_TFRS_READ_Pos (20U)
  14091. #define ETH_MACDBGR_TFRS_READ_Msk (0x1U << ETH_MACDBGR_TFRS_READ_Pos) /*!< 0x00100000 */
  14092. #define ETH_MACDBGR_TFRS_READ ETH_MACDBGR_TFRS_READ_Msk /* Read state (transferring data to the MAC transmitter) */
  14093. #define ETH_MACDBGR_TFRS_IDLE 0x00000000U /* Idle state */
  14094. #define ETH_MACDBGR_MTP_Pos (19U)
  14095. #define ETH_MACDBGR_MTP_Msk (0x1U << ETH_MACDBGR_MTP_Pos) /*!< 0x00080000 */
  14096. #define ETH_MACDBGR_MTP ETH_MACDBGR_MTP_Msk /* MAC transmitter in pause */
  14097. #define ETH_MACDBGR_MTFCS_Pos (17U)
  14098. #define ETH_MACDBGR_MTFCS_Msk (0x3U << ETH_MACDBGR_MTFCS_Pos) /*!< 0x00060000 */
  14099. #define ETH_MACDBGR_MTFCS ETH_MACDBGR_MTFCS_Msk /* MAC transmit frame controller status mask */
  14100. #define ETH_MACDBGR_MTFCS_TRANSFERRING_Pos (17U)
  14101. #define ETH_MACDBGR_MTFCS_TRANSFERRING_Msk (0x3U << ETH_MACDBGR_MTFCS_TRANSFERRING_Pos) /*!< 0x00060000 */
  14102. #define ETH_MACDBGR_MTFCS_TRANSFERRING ETH_MACDBGR_MTFCS_TRANSFERRING_Msk /* Transferring input frame for transmission */
  14103. #define ETH_MACDBGR_MTFCS_GENERATINGPCF_Pos (18U)
  14104. #define ETH_MACDBGR_MTFCS_GENERATINGPCF_Msk (0x1U << ETH_MACDBGR_MTFCS_GENERATINGPCF_Pos) /*!< 0x00040000 */
  14105. #define ETH_MACDBGR_MTFCS_GENERATINGPCF ETH_MACDBGR_MTFCS_GENERATINGPCF_Msk /* Generating and transmitting a Pause control frame (in full duplex mode) */
  14106. #define ETH_MACDBGR_MTFCS_WAITING_Pos (17U)
  14107. #define ETH_MACDBGR_MTFCS_WAITING_Msk (0x1U << ETH_MACDBGR_MTFCS_WAITING_Pos) /*!< 0x00020000 */
  14108. #define ETH_MACDBGR_MTFCS_WAITING ETH_MACDBGR_MTFCS_WAITING_Msk /* Waiting for Status of previous frame or IFG/backoff period to be over */
  14109. #define ETH_MACDBGR_MTFCS_IDLE 0x00000000U /* Idle */
  14110. #define ETH_MACDBGR_MMTEA_Pos (16U)
  14111. #define ETH_MACDBGR_MMTEA_Msk (0x1U << ETH_MACDBGR_MMTEA_Pos) /*!< 0x00010000 */
  14112. #define ETH_MACDBGR_MMTEA ETH_MACDBGR_MMTEA_Msk /* MAC MII transmit engine active */
  14113. #define ETH_MACDBGR_RFFL_Pos (8U)
  14114. #define ETH_MACDBGR_RFFL_Msk (0x3U << ETH_MACDBGR_RFFL_Pos) /*!< 0x00000300 */
  14115. #define ETH_MACDBGR_RFFL ETH_MACDBGR_RFFL_Msk /* Rx FIFO fill level mask */
  14116. #define ETH_MACDBGR_RFFL_FULL_Pos (8U)
  14117. #define ETH_MACDBGR_RFFL_FULL_Msk (0x3U << ETH_MACDBGR_RFFL_FULL_Pos) /*!< 0x00000300 */
  14118. #define ETH_MACDBGR_RFFL_FULL ETH_MACDBGR_RFFL_FULL_Msk /* RxFIFO full */
  14119. #define ETH_MACDBGR_RFFL_ABOVEFCT_Pos (9U)
  14120. #define ETH_MACDBGR_RFFL_ABOVEFCT_Msk (0x1U << ETH_MACDBGR_RFFL_ABOVEFCT_Pos) /*!< 0x00000200 */
  14121. #define ETH_MACDBGR_RFFL_ABOVEFCT ETH_MACDBGR_RFFL_ABOVEFCT_Msk /* RxFIFO fill-level above flow-control activate threshold */
  14122. #define ETH_MACDBGR_RFFL_BELOWFCT_Pos (8U)
  14123. #define ETH_MACDBGR_RFFL_BELOWFCT_Msk (0x1U << ETH_MACDBGR_RFFL_BELOWFCT_Pos) /*!< 0x00000100 */
  14124. #define ETH_MACDBGR_RFFL_BELOWFCT ETH_MACDBGR_RFFL_BELOWFCT_Msk /* RxFIFO fill-level below flow-control de-activate threshold */
  14125. #define ETH_MACDBGR_RFFL_EMPTY 0x00000000U /* RxFIFO empty */
  14126. #define ETH_MACDBGR_RFRCS_Pos (5U)
  14127. #define ETH_MACDBGR_RFRCS_Msk (0x3U << ETH_MACDBGR_RFRCS_Pos) /*!< 0x00000060 */
  14128. #define ETH_MACDBGR_RFRCS ETH_MACDBGR_RFRCS_Msk /* Rx FIFO read controller status mask */
  14129. #define ETH_MACDBGR_RFRCS_FLUSHING_Pos (5U)
  14130. #define ETH_MACDBGR_RFRCS_FLUSHING_Msk (0x3U << ETH_MACDBGR_RFRCS_FLUSHING_Pos) /*!< 0x00000060 */
  14131. #define ETH_MACDBGR_RFRCS_FLUSHING ETH_MACDBGR_RFRCS_FLUSHING_Msk /* Flushing the frame data and status */
  14132. #define ETH_MACDBGR_RFRCS_STATUSREADING_Pos (6U)
  14133. #define ETH_MACDBGR_RFRCS_STATUSREADING_Msk (0x1U << ETH_MACDBGR_RFRCS_STATUSREADING_Pos) /*!< 0x00000040 */
  14134. #define ETH_MACDBGR_RFRCS_STATUSREADING ETH_MACDBGR_RFRCS_STATUSREADING_Msk /* Reading frame status (or time-stamp) */
  14135. #define ETH_MACDBGR_RFRCS_DATAREADING_Pos (5U)
  14136. #define ETH_MACDBGR_RFRCS_DATAREADING_Msk (0x1U << ETH_MACDBGR_RFRCS_DATAREADING_Pos) /*!< 0x00000020 */
  14137. #define ETH_MACDBGR_RFRCS_DATAREADING ETH_MACDBGR_RFRCS_DATAREADING_Msk /* Reading frame data */
  14138. #define ETH_MACDBGR_RFRCS_IDLE 0x00000000U /* IDLE state */
  14139. #define ETH_MACDBGR_RFWRA_Pos (4U)
  14140. #define ETH_MACDBGR_RFWRA_Msk (0x1U << ETH_MACDBGR_RFWRA_Pos) /*!< 0x00000010 */
  14141. #define ETH_MACDBGR_RFWRA ETH_MACDBGR_RFWRA_Msk /* Rx FIFO write controller active */
  14142. #define ETH_MACDBGR_MSFRWCS_Pos (1U)
  14143. #define ETH_MACDBGR_MSFRWCS_Msk (0x3U << ETH_MACDBGR_MSFRWCS_Pos) /*!< 0x00000006 */
  14144. #define ETH_MACDBGR_MSFRWCS ETH_MACDBGR_MSFRWCS_Msk /* MAC small FIFO read / write controllers status mask */
  14145. #define ETH_MACDBGR_MSFRWCS_1 (0x2U << ETH_MACDBGR_MSFRWCS_Pos) /*!< 0x00000004 */
  14146. #define ETH_MACDBGR_MSFRWCS_0 (0x1U << ETH_MACDBGR_MSFRWCS_Pos) /*!< 0x00000002 */
  14147. #define ETH_MACDBGR_MMRPEA_Pos (0U)
  14148. #define ETH_MACDBGR_MMRPEA_Msk (0x1U << ETH_MACDBGR_MMRPEA_Pos) /*!< 0x00000001 */
  14149. #define ETH_MACDBGR_MMRPEA ETH_MACDBGR_MMRPEA_Msk /* MAC MII receive protocol engine active */
  14150. /* Bit definition for Ethernet MAC Status Register */
  14151. #define ETH_MACSR_TSTS_Pos (9U)
  14152. #define ETH_MACSR_TSTS_Msk (0x1U << ETH_MACSR_TSTS_Pos) /*!< 0x00000200 */
  14153. #define ETH_MACSR_TSTS ETH_MACSR_TSTS_Msk /* Time stamp trigger status */
  14154. #define ETH_MACSR_MMCTS_Pos (6U)
  14155. #define ETH_MACSR_MMCTS_Msk (0x1U << ETH_MACSR_MMCTS_Pos) /*!< 0x00000040 */
  14156. #define ETH_MACSR_MMCTS ETH_MACSR_MMCTS_Msk /* MMC transmit status */
  14157. #define ETH_MACSR_MMMCRS_Pos (5U)
  14158. #define ETH_MACSR_MMMCRS_Msk (0x1U << ETH_MACSR_MMMCRS_Pos) /*!< 0x00000020 */
  14159. #define ETH_MACSR_MMMCRS ETH_MACSR_MMMCRS_Msk /* MMC receive status */
  14160. #define ETH_MACSR_MMCS_Pos (4U)
  14161. #define ETH_MACSR_MMCS_Msk (0x1U << ETH_MACSR_MMCS_Pos) /*!< 0x00000010 */
  14162. #define ETH_MACSR_MMCS ETH_MACSR_MMCS_Msk /* MMC status */
  14163. #define ETH_MACSR_PMTS_Pos (3U)
  14164. #define ETH_MACSR_PMTS_Msk (0x1U << ETH_MACSR_PMTS_Pos) /*!< 0x00000008 */
  14165. #define ETH_MACSR_PMTS ETH_MACSR_PMTS_Msk /* PMT status */
  14166. /* Bit definition for Ethernet MAC Interrupt Mask Register */
  14167. #define ETH_MACIMR_TSTIM_Pos (9U)
  14168. #define ETH_MACIMR_TSTIM_Msk (0x1U << ETH_MACIMR_TSTIM_Pos) /*!< 0x00000200 */
  14169. #define ETH_MACIMR_TSTIM ETH_MACIMR_TSTIM_Msk /* Time stamp trigger interrupt mask */
  14170. #define ETH_MACIMR_PMTIM_Pos (3U)
  14171. #define ETH_MACIMR_PMTIM_Msk (0x1U << ETH_MACIMR_PMTIM_Pos) /*!< 0x00000008 */
  14172. #define ETH_MACIMR_PMTIM ETH_MACIMR_PMTIM_Msk /* PMT interrupt mask */
  14173. /* Bit definition for Ethernet MAC Address0 High Register */
  14174. #define ETH_MACA0HR_MACA0H_Pos (0U)
  14175. #define ETH_MACA0HR_MACA0H_Msk (0xFFFFU << ETH_MACA0HR_MACA0H_Pos) /*!< 0x0000FFFF */
  14176. #define ETH_MACA0HR_MACA0H ETH_MACA0HR_MACA0H_Msk /* MAC address0 high */
  14177. /* Bit definition for Ethernet MAC Address0 Low Register */
  14178. #define ETH_MACA0LR_MACA0L_Pos (0U)
  14179. #define ETH_MACA0LR_MACA0L_Msk (0xFFFFFFFFU << ETH_MACA0LR_MACA0L_Pos) /*!< 0xFFFFFFFF */
  14180. #define ETH_MACA0LR_MACA0L ETH_MACA0LR_MACA0L_Msk /* MAC address0 low */
  14181. /* Bit definition for Ethernet MAC Address1 High Register */
  14182. #define ETH_MACA1HR_AE_Pos (31U)
  14183. #define ETH_MACA1HR_AE_Msk (0x1U << ETH_MACA1HR_AE_Pos) /*!< 0x80000000 */
  14184. #define ETH_MACA1HR_AE ETH_MACA1HR_AE_Msk /* Address enable */
  14185. #define ETH_MACA1HR_SA_Pos (30U)
  14186. #define ETH_MACA1HR_SA_Msk (0x1U << ETH_MACA1HR_SA_Pos) /*!< 0x40000000 */
  14187. #define ETH_MACA1HR_SA ETH_MACA1HR_SA_Msk /* Source address */
  14188. #define ETH_MACA1HR_MBC_Pos (24U)
  14189. #define ETH_MACA1HR_MBC_Msk (0x3FU << ETH_MACA1HR_MBC_Pos) /*!< 0x3F000000 */
  14190. #define ETH_MACA1HR_MBC ETH_MACA1HR_MBC_Msk /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
  14191. #define ETH_MACA1HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  14192. #define ETH_MACA1HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  14193. #define ETH_MACA1HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  14194. #define ETH_MACA1HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  14195. #define ETH_MACA1HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  14196. #define ETH_MACA1HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [7:0] */
  14197. #define ETH_MACA1HR_MACA1H_Pos (0U)
  14198. #define ETH_MACA1HR_MACA1H_Msk (0xFFFFU << ETH_MACA1HR_MACA1H_Pos) /*!< 0x0000FFFF */
  14199. #define ETH_MACA1HR_MACA1H ETH_MACA1HR_MACA1H_Msk /* MAC address1 high */
  14200. /* Bit definition for Ethernet MAC Address1 Low Register */
  14201. #define ETH_MACA1LR_MACA1L_Pos (0U)
  14202. #define ETH_MACA1LR_MACA1L_Msk (0xFFFFFFFFU << ETH_MACA1LR_MACA1L_Pos) /*!< 0xFFFFFFFF */
  14203. #define ETH_MACA1LR_MACA1L ETH_MACA1LR_MACA1L_Msk /* MAC address1 low */
  14204. /* Bit definition for Ethernet MAC Address2 High Register */
  14205. #define ETH_MACA2HR_AE_Pos (31U)
  14206. #define ETH_MACA2HR_AE_Msk (0x1U << ETH_MACA2HR_AE_Pos) /*!< 0x80000000 */
  14207. #define ETH_MACA2HR_AE ETH_MACA2HR_AE_Msk /* Address enable */
  14208. #define ETH_MACA2HR_SA_Pos (30U)
  14209. #define ETH_MACA2HR_SA_Msk (0x1U << ETH_MACA2HR_SA_Pos) /*!< 0x40000000 */
  14210. #define ETH_MACA2HR_SA ETH_MACA2HR_SA_Msk /* Source address */
  14211. #define ETH_MACA2HR_MBC_Pos (24U)
  14212. #define ETH_MACA2HR_MBC_Msk (0x3FU << ETH_MACA2HR_MBC_Pos) /*!< 0x3F000000 */
  14213. #define ETH_MACA2HR_MBC ETH_MACA2HR_MBC_Msk /* Mask byte control */
  14214. #define ETH_MACA2HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  14215. #define ETH_MACA2HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  14216. #define ETH_MACA2HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  14217. #define ETH_MACA2HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  14218. #define ETH_MACA2HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  14219. #define ETH_MACA2HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
  14220. #define ETH_MACA2HR_MACA2H_Pos (0U)
  14221. #define ETH_MACA2HR_MACA2H_Msk (0xFFFFU << ETH_MACA2HR_MACA2H_Pos) /*!< 0x0000FFFF */
  14222. #define ETH_MACA2HR_MACA2H ETH_MACA2HR_MACA2H_Msk /* MAC address1 high */
  14223. /* Bit definition for Ethernet MAC Address2 Low Register */
  14224. #define ETH_MACA2LR_MACA2L_Pos (0U)
  14225. #define ETH_MACA2LR_MACA2L_Msk (0xFFFFFFFFU << ETH_MACA2LR_MACA2L_Pos) /*!< 0xFFFFFFFF */
  14226. #define ETH_MACA2LR_MACA2L ETH_MACA2LR_MACA2L_Msk /* MAC address2 low */
  14227. /* Bit definition for Ethernet MAC Address3 High Register */
  14228. #define ETH_MACA3HR_AE_Pos (31U)
  14229. #define ETH_MACA3HR_AE_Msk (0x1U << ETH_MACA3HR_AE_Pos) /*!< 0x80000000 */
  14230. #define ETH_MACA3HR_AE ETH_MACA3HR_AE_Msk /* Address enable */
  14231. #define ETH_MACA3HR_SA_Pos (30U)
  14232. #define ETH_MACA3HR_SA_Msk (0x1U << ETH_MACA3HR_SA_Pos) /*!< 0x40000000 */
  14233. #define ETH_MACA3HR_SA ETH_MACA3HR_SA_Msk /* Source address */
  14234. #define ETH_MACA3HR_MBC_Pos (24U)
  14235. #define ETH_MACA3HR_MBC_Msk (0x3FU << ETH_MACA3HR_MBC_Pos) /*!< 0x3F000000 */
  14236. #define ETH_MACA3HR_MBC ETH_MACA3HR_MBC_Msk /* Mask byte control */
  14237. #define ETH_MACA3HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  14238. #define ETH_MACA3HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  14239. #define ETH_MACA3HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  14240. #define ETH_MACA3HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  14241. #define ETH_MACA3HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  14242. #define ETH_MACA3HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
  14243. #define ETH_MACA3HR_MACA3H_Pos (0U)
  14244. #define ETH_MACA3HR_MACA3H_Msk (0xFFFFU << ETH_MACA3HR_MACA3H_Pos) /*!< 0x0000FFFF */
  14245. #define ETH_MACA3HR_MACA3H ETH_MACA3HR_MACA3H_Msk /* MAC address3 high */
  14246. /* Bit definition for Ethernet MAC Address3 Low Register */
  14247. #define ETH_MACA3LR_MACA3L_Pos (0U)
  14248. #define ETH_MACA3LR_MACA3L_Msk (0xFFFFFFFFU << ETH_MACA3LR_MACA3L_Pos) /*!< 0xFFFFFFFF */
  14249. #define ETH_MACA3LR_MACA3L ETH_MACA3LR_MACA3L_Msk /* MAC address3 low */
  14250. /******************************************************************************/
  14251. /* Ethernet MMC Registers bits definition */
  14252. /******************************************************************************/
  14253. /* Bit definition for Ethernet MMC Contol Register */
  14254. #define ETH_MMCCR_MCFHP_Pos (5U)
  14255. #define ETH_MMCCR_MCFHP_Msk (0x1U << ETH_MMCCR_MCFHP_Pos) /*!< 0x00000020 */
  14256. #define ETH_MMCCR_MCFHP ETH_MMCCR_MCFHP_Msk /* MMC counter Full-Half preset */
  14257. #define ETH_MMCCR_MCP_Pos (4U)
  14258. #define ETH_MMCCR_MCP_Msk (0x1U << ETH_MMCCR_MCP_Pos) /*!< 0x00000010 */
  14259. #define ETH_MMCCR_MCP ETH_MMCCR_MCP_Msk /* MMC counter preset */
  14260. #define ETH_MMCCR_MCF_Pos (3U)
  14261. #define ETH_MMCCR_MCF_Msk (0x1U << ETH_MMCCR_MCF_Pos) /*!< 0x00000008 */
  14262. #define ETH_MMCCR_MCF ETH_MMCCR_MCF_Msk /* MMC Counter Freeze */
  14263. #define ETH_MMCCR_ROR_Pos (2U)
  14264. #define ETH_MMCCR_ROR_Msk (0x1U << ETH_MMCCR_ROR_Pos) /*!< 0x00000004 */
  14265. #define ETH_MMCCR_ROR ETH_MMCCR_ROR_Msk /* Reset on Read */
  14266. #define ETH_MMCCR_CSR_Pos (1U)
  14267. #define ETH_MMCCR_CSR_Msk (0x1U << ETH_MMCCR_CSR_Pos) /*!< 0x00000002 */
  14268. #define ETH_MMCCR_CSR ETH_MMCCR_CSR_Msk /* Counter Stop Rollover */
  14269. #define ETH_MMCCR_CR_Pos (0U)
  14270. #define ETH_MMCCR_CR_Msk (0x1U << ETH_MMCCR_CR_Pos) /*!< 0x00000001 */
  14271. #define ETH_MMCCR_CR ETH_MMCCR_CR_Msk /* Counters Reset */
  14272. /* Bit definition for Ethernet MMC Receive Interrupt Register */
  14273. #define ETH_MMCRIR_RGUFS_Pos (17U)
  14274. #define ETH_MMCRIR_RGUFS_Msk (0x1U << ETH_MMCRIR_RGUFS_Pos) /*!< 0x00020000 */
  14275. #define ETH_MMCRIR_RGUFS ETH_MMCRIR_RGUFS_Msk /* Set when Rx good unicast frames counter reaches half the maximum value */
  14276. #define ETH_MMCRIR_RFAES_Pos (6U)
  14277. #define ETH_MMCRIR_RFAES_Msk (0x1U << ETH_MMCRIR_RFAES_Pos) /*!< 0x00000040 */
  14278. #define ETH_MMCRIR_RFAES ETH_MMCRIR_RFAES_Msk /* Set when Rx alignment error counter reaches half the maximum value */
  14279. #define ETH_MMCRIR_RFCES_Pos (5U)
  14280. #define ETH_MMCRIR_RFCES_Msk (0x1U << ETH_MMCRIR_RFCES_Pos) /*!< 0x00000020 */
  14281. #define ETH_MMCRIR_RFCES ETH_MMCRIR_RFCES_Msk /* Set when Rx crc error counter reaches half the maximum value */
  14282. /* Bit definition for Ethernet MMC Transmit Interrupt Register */
  14283. #define ETH_MMCTIR_TGFS_Pos (21U)
  14284. #define ETH_MMCTIR_TGFS_Msk (0x1U << ETH_MMCTIR_TGFS_Pos) /*!< 0x00200000 */
  14285. #define ETH_MMCTIR_TGFS ETH_MMCTIR_TGFS_Msk /* Set when Tx good frame count counter reaches half the maximum value */
  14286. #define ETH_MMCTIR_TGFMSCS_Pos (15U)
  14287. #define ETH_MMCTIR_TGFMSCS_Msk (0x1U << ETH_MMCTIR_TGFMSCS_Pos) /*!< 0x00008000 */
  14288. #define ETH_MMCTIR_TGFMSCS ETH_MMCTIR_TGFMSCS_Msk /* Set when Tx good multi col counter reaches half the maximum value */
  14289. #define ETH_MMCTIR_TGFSCS_Pos (14U)
  14290. #define ETH_MMCTIR_TGFSCS_Msk (0x1U << ETH_MMCTIR_TGFSCS_Pos) /*!< 0x00004000 */
  14291. #define ETH_MMCTIR_TGFSCS ETH_MMCTIR_TGFSCS_Msk /* Set when Tx good single col counter reaches half the maximum value */
  14292. /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
  14293. #define ETH_MMCRIMR_RGUFM_Pos (17U)
  14294. #define ETH_MMCRIMR_RGUFM_Msk (0x1U << ETH_MMCRIMR_RGUFM_Pos) /*!< 0x00020000 */
  14295. #define ETH_MMCRIMR_RGUFM ETH_MMCRIMR_RGUFM_Msk /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
  14296. #define ETH_MMCRIMR_RFAEM_Pos (6U)
  14297. #define ETH_MMCRIMR_RFAEM_Msk (0x1U << ETH_MMCRIMR_RFAEM_Pos) /*!< 0x00000040 */
  14298. #define ETH_MMCRIMR_RFAEM ETH_MMCRIMR_RFAEM_Msk /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */
  14299. #define ETH_MMCRIMR_RFCEM_Pos (5U)
  14300. #define ETH_MMCRIMR_RFCEM_Msk (0x1U << ETH_MMCRIMR_RFCEM_Pos) /*!< 0x00000020 */
  14301. #define ETH_MMCRIMR_RFCEM ETH_MMCRIMR_RFCEM_Msk /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
  14302. /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
  14303. #define ETH_MMCTIMR_TGFM_Pos (21U)
  14304. #define ETH_MMCTIMR_TGFM_Msk (0x1U << ETH_MMCTIMR_TGFM_Pos) /*!< 0x00200000 */
  14305. #define ETH_MMCTIMR_TGFM ETH_MMCTIMR_TGFM_Msk /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
  14306. #define ETH_MMCTIMR_TGFMSCM_Pos (15U)
  14307. #define ETH_MMCTIMR_TGFMSCM_Msk (0x1U << ETH_MMCTIMR_TGFMSCM_Pos) /*!< 0x00008000 */
  14308. #define ETH_MMCTIMR_TGFMSCM ETH_MMCTIMR_TGFMSCM_Msk /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
  14309. #define ETH_MMCTIMR_TGFSCM_Pos (14U)
  14310. #define ETH_MMCTIMR_TGFSCM_Msk (0x1U << ETH_MMCTIMR_TGFSCM_Pos) /*!< 0x00004000 */
  14311. #define ETH_MMCTIMR_TGFSCM ETH_MMCTIMR_TGFSCM_Msk /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
  14312. /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
  14313. #define ETH_MMCTGFSCCR_TGFSCC_Pos (0U)
  14314. #define ETH_MMCTGFSCCR_TGFSCC_Msk (0xFFFFFFFFU << ETH_MMCTGFSCCR_TGFSCC_Pos) /*!< 0xFFFFFFFF */
  14315. #define ETH_MMCTGFSCCR_TGFSCC ETH_MMCTGFSCCR_TGFSCC_Msk /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
  14316. /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
  14317. #define ETH_MMCTGFMSCCR_TGFMSCC_Pos (0U)
  14318. #define ETH_MMCTGFMSCCR_TGFMSCC_Msk (0xFFFFFFFFU << ETH_MMCTGFMSCCR_TGFMSCC_Pos) /*!< 0xFFFFFFFF */
  14319. #define ETH_MMCTGFMSCCR_TGFMSCC ETH_MMCTGFMSCCR_TGFMSCC_Msk /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
  14320. /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
  14321. #define ETH_MMCTGFCR_TGFC_Pos (0U)
  14322. #define ETH_MMCTGFCR_TGFC_Msk (0xFFFFFFFFU << ETH_MMCTGFCR_TGFC_Pos) /*!< 0xFFFFFFFF */
  14323. #define ETH_MMCTGFCR_TGFC ETH_MMCTGFCR_TGFC_Msk /* Number of good frames transmitted. */
  14324. /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
  14325. #define ETH_MMCRFCECR_RFCEC_Pos (0U)
  14326. #define ETH_MMCRFCECR_RFCEC_Msk (0xFFFFFFFFU << ETH_MMCRFCECR_RFCEC_Pos) /*!< 0xFFFFFFFF */
  14327. #define ETH_MMCRFCECR_RFCEC ETH_MMCRFCECR_RFCEC_Msk /* Number of frames received with CRC error. */
  14328. /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */
  14329. #define ETH_MMCRFAECR_RFAEC_Pos (0U)
  14330. #define ETH_MMCRFAECR_RFAEC_Msk (0xFFFFFFFFU << ETH_MMCRFAECR_RFAEC_Pos) /*!< 0xFFFFFFFF */
  14331. #define ETH_MMCRFAECR_RFAEC ETH_MMCRFAECR_RFAEC_Msk /* Number of frames received with alignment (dribble) error */
  14332. /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
  14333. #define ETH_MMCRGUFCR_RGUFC_Pos (0U)
  14334. #define ETH_MMCRGUFCR_RGUFC_Msk (0xFFFFFFFFU << ETH_MMCRGUFCR_RGUFC_Pos) /*!< 0xFFFFFFFF */
  14335. #define ETH_MMCRGUFCR_RGUFC ETH_MMCRGUFCR_RGUFC_Msk /* Number of good unicast frames received. */
  14336. /******************************************************************************/
  14337. /* Ethernet PTP Registers bits definition */
  14338. /******************************************************************************/
  14339. /* Bit definition for Ethernet PTP Time Stamp Contol Register */
  14340. #define ETH_PTPTSCR_TSCNT_Pos (16U)
  14341. #define ETH_PTPTSCR_TSCNT_Msk (0x3U << ETH_PTPTSCR_TSCNT_Pos) /*!< 0x00030000 */
  14342. #define ETH_PTPTSCR_TSCNT ETH_PTPTSCR_TSCNT_Msk /* Time stamp clock node type */
  14343. #define ETH_PTPTSSR_TSSMRME_Pos (15U)
  14344. #define ETH_PTPTSSR_TSSMRME_Msk (0x1U << ETH_PTPTSSR_TSSMRME_Pos) /*!< 0x00008000 */
  14345. #define ETH_PTPTSSR_TSSMRME ETH_PTPTSSR_TSSMRME_Msk /* Time stamp snapshot for message relevant to master enable */
  14346. #define ETH_PTPTSSR_TSSEME_Pos (14U)
  14347. #define ETH_PTPTSSR_TSSEME_Msk (0x1U << ETH_PTPTSSR_TSSEME_Pos) /*!< 0x00004000 */
  14348. #define ETH_PTPTSSR_TSSEME ETH_PTPTSSR_TSSEME_Msk /* Time stamp snapshot for event message enable */
  14349. #define ETH_PTPTSSR_TSSIPV4FE_Pos (13U)
  14350. #define ETH_PTPTSSR_TSSIPV4FE_Msk (0x1U << ETH_PTPTSSR_TSSIPV4FE_Pos) /*!< 0x00002000 */
  14351. #define ETH_PTPTSSR_TSSIPV4FE ETH_PTPTSSR_TSSIPV4FE_Msk /* Time stamp snapshot for IPv4 frames enable */
  14352. #define ETH_PTPTSSR_TSSIPV6FE_Pos (12U)
  14353. #define ETH_PTPTSSR_TSSIPV6FE_Msk (0x1U << ETH_PTPTSSR_TSSIPV6FE_Pos) /*!< 0x00001000 */
  14354. #define ETH_PTPTSSR_TSSIPV6FE ETH_PTPTSSR_TSSIPV6FE_Msk /* Time stamp snapshot for IPv6 frames enable */
  14355. #define ETH_PTPTSSR_TSSPTPOEFE_Pos (11U)
  14356. #define ETH_PTPTSSR_TSSPTPOEFE_Msk (0x1U << ETH_PTPTSSR_TSSPTPOEFE_Pos) /*!< 0x00000800 */
  14357. #define ETH_PTPTSSR_TSSPTPOEFE ETH_PTPTSSR_TSSPTPOEFE_Msk /* Time stamp snapshot for PTP over ethernet frames enable */
  14358. #define ETH_PTPTSSR_TSPTPPSV2E_Pos (10U)
  14359. #define ETH_PTPTSSR_TSPTPPSV2E_Msk (0x1U << ETH_PTPTSSR_TSPTPPSV2E_Pos) /*!< 0x00000400 */
  14360. #define ETH_PTPTSSR_TSPTPPSV2E ETH_PTPTSSR_TSPTPPSV2E_Msk /* Time stamp PTP packet snooping for version2 format enable */
  14361. #define ETH_PTPTSSR_TSSSR_Pos (9U)
  14362. #define ETH_PTPTSSR_TSSSR_Msk (0x1U << ETH_PTPTSSR_TSSSR_Pos) /*!< 0x00000200 */
  14363. #define ETH_PTPTSSR_TSSSR ETH_PTPTSSR_TSSSR_Msk /* Time stamp Sub-seconds rollover */
  14364. #define ETH_PTPTSSR_TSSARFE_Pos (8U)
  14365. #define ETH_PTPTSSR_TSSARFE_Msk (0x1U << ETH_PTPTSSR_TSSARFE_Pos) /*!< 0x00000100 */
  14366. #define ETH_PTPTSSR_TSSARFE ETH_PTPTSSR_TSSARFE_Msk /* Time stamp snapshot for all received frames enable */
  14367. #define ETH_PTPTSCR_TSARU_Pos (5U)
  14368. #define ETH_PTPTSCR_TSARU_Msk (0x1U << ETH_PTPTSCR_TSARU_Pos) /*!< 0x00000020 */
  14369. #define ETH_PTPTSCR_TSARU ETH_PTPTSCR_TSARU_Msk /* Addend register update */
  14370. #define ETH_PTPTSCR_TSITE_Pos (4U)
  14371. #define ETH_PTPTSCR_TSITE_Msk (0x1U << ETH_PTPTSCR_TSITE_Pos) /*!< 0x00000010 */
  14372. #define ETH_PTPTSCR_TSITE ETH_PTPTSCR_TSITE_Msk /* Time stamp interrupt trigger enable */
  14373. #define ETH_PTPTSCR_TSSTU_Pos (3U)
  14374. #define ETH_PTPTSCR_TSSTU_Msk (0x1U << ETH_PTPTSCR_TSSTU_Pos) /*!< 0x00000008 */
  14375. #define ETH_PTPTSCR_TSSTU ETH_PTPTSCR_TSSTU_Msk /* Time stamp update */
  14376. #define ETH_PTPTSCR_TSSTI_Pos (2U)
  14377. #define ETH_PTPTSCR_TSSTI_Msk (0x1U << ETH_PTPTSCR_TSSTI_Pos) /*!< 0x00000004 */
  14378. #define ETH_PTPTSCR_TSSTI ETH_PTPTSCR_TSSTI_Msk /* Time stamp initialize */
  14379. #define ETH_PTPTSCR_TSFCU_Pos (1U)
  14380. #define ETH_PTPTSCR_TSFCU_Msk (0x1U << ETH_PTPTSCR_TSFCU_Pos) /*!< 0x00000002 */
  14381. #define ETH_PTPTSCR_TSFCU ETH_PTPTSCR_TSFCU_Msk /* Time stamp fine or coarse update */
  14382. #define ETH_PTPTSCR_TSE_Pos (0U)
  14383. #define ETH_PTPTSCR_TSE_Msk (0x1U << ETH_PTPTSCR_TSE_Pos) /*!< 0x00000001 */
  14384. #define ETH_PTPTSCR_TSE ETH_PTPTSCR_TSE_Msk /* Time stamp enable */
  14385. /* Bit definition for Ethernet PTP Sub-Second Increment Register */
  14386. #define ETH_PTPSSIR_STSSI_Pos (0U)
  14387. #define ETH_PTPSSIR_STSSI_Msk (0xFFU << ETH_PTPSSIR_STSSI_Pos) /*!< 0x000000FF */
  14388. #define ETH_PTPSSIR_STSSI ETH_PTPSSIR_STSSI_Msk /* System time Sub-second increment value */
  14389. /* Bit definition for Ethernet PTP Time Stamp High Register */
  14390. #define ETH_PTPTSHR_STS_Pos (0U)
  14391. #define ETH_PTPTSHR_STS_Msk (0xFFFFFFFFU << ETH_PTPTSHR_STS_Pos) /*!< 0xFFFFFFFF */
  14392. #define ETH_PTPTSHR_STS ETH_PTPTSHR_STS_Msk /* System Time second */
  14393. /* Bit definition for Ethernet PTP Time Stamp Low Register */
  14394. #define ETH_PTPTSLR_STPNS_Pos (31U)
  14395. #define ETH_PTPTSLR_STPNS_Msk (0x1U << ETH_PTPTSLR_STPNS_Pos) /*!< 0x80000000 */
  14396. #define ETH_PTPTSLR_STPNS ETH_PTPTSLR_STPNS_Msk /* System Time Positive or negative time */
  14397. #define ETH_PTPTSLR_STSS_Pos (0U)
  14398. #define ETH_PTPTSLR_STSS_Msk (0x7FFFFFFFU << ETH_PTPTSLR_STSS_Pos) /*!< 0x7FFFFFFF */
  14399. #define ETH_PTPTSLR_STSS ETH_PTPTSLR_STSS_Msk /* System Time sub-seconds */
  14400. /* Bit definition for Ethernet PTP Time Stamp High Update Register */
  14401. #define ETH_PTPTSHUR_TSUS_Pos (0U)
  14402. #define ETH_PTPTSHUR_TSUS_Msk (0xFFFFFFFFU << ETH_PTPTSHUR_TSUS_Pos) /*!< 0xFFFFFFFF */
  14403. #define ETH_PTPTSHUR_TSUS ETH_PTPTSHUR_TSUS_Msk /* Time stamp update seconds */
  14404. /* Bit definition for Ethernet PTP Time Stamp Low Update Register */
  14405. #define ETH_PTPTSLUR_TSUPNS_Pos (31U)
  14406. #define ETH_PTPTSLUR_TSUPNS_Msk (0x1U << ETH_PTPTSLUR_TSUPNS_Pos) /*!< 0x80000000 */
  14407. #define ETH_PTPTSLUR_TSUPNS ETH_PTPTSLUR_TSUPNS_Msk /* Time stamp update Positive or negative time */
  14408. #define ETH_PTPTSLUR_TSUSS_Pos (0U)
  14409. #define ETH_PTPTSLUR_TSUSS_Msk (0x7FFFFFFFU << ETH_PTPTSLUR_TSUSS_Pos) /*!< 0x7FFFFFFF */
  14410. #define ETH_PTPTSLUR_TSUSS ETH_PTPTSLUR_TSUSS_Msk /* Time stamp update sub-seconds */
  14411. /* Bit definition for Ethernet PTP Time Stamp Addend Register */
  14412. #define ETH_PTPTSAR_TSA_Pos (0U)
  14413. #define ETH_PTPTSAR_TSA_Msk (0xFFFFFFFFU << ETH_PTPTSAR_TSA_Pos) /*!< 0xFFFFFFFF */
  14414. #define ETH_PTPTSAR_TSA ETH_PTPTSAR_TSA_Msk /* Time stamp addend */
  14415. /* Bit definition for Ethernet PTP Target Time High Register */
  14416. #define ETH_PTPTTHR_TTSH_Pos (0U)
  14417. #define ETH_PTPTTHR_TTSH_Msk (0xFFFFFFFFU << ETH_PTPTTHR_TTSH_Pos) /*!< 0xFFFFFFFF */
  14418. #define ETH_PTPTTHR_TTSH ETH_PTPTTHR_TTSH_Msk /* Target time stamp high */
  14419. /* Bit definition for Ethernet PTP Target Time Low Register */
  14420. #define ETH_PTPTTLR_TTSL_Pos (0U)
  14421. #define ETH_PTPTTLR_TTSL_Msk (0xFFFFFFFFU << ETH_PTPTTLR_TTSL_Pos) /*!< 0xFFFFFFFF */
  14422. #define ETH_PTPTTLR_TTSL ETH_PTPTTLR_TTSL_Msk /* Target time stamp low */
  14423. /* Bit definition for Ethernet PTP Time Stamp Status Register */
  14424. #define ETH_PTPTSSR_TSTTR_Pos (5U)
  14425. #define ETH_PTPTSSR_TSTTR_Msk (0x1U << ETH_PTPTSSR_TSTTR_Pos) /*!< 0x00000020 */
  14426. #define ETH_PTPTSSR_TSTTR ETH_PTPTSSR_TSTTR_Msk /* Time stamp target time reached */
  14427. #define ETH_PTPTSSR_TSSO_Pos (4U)
  14428. #define ETH_PTPTSSR_TSSO_Msk (0x1U << ETH_PTPTSSR_TSSO_Pos) /*!< 0x00000010 */
  14429. #define ETH_PTPTSSR_TSSO ETH_PTPTSSR_TSSO_Msk /* Time stamp seconds overflow */
  14430. /******************************************************************************/
  14431. /* Ethernet DMA Registers bits definition */
  14432. /******************************************************************************/
  14433. /* Bit definition for Ethernet DMA Bus Mode Register */
  14434. #define ETH_DMABMR_AAB_Pos (25U)
  14435. #define ETH_DMABMR_AAB_Msk (0x1U << ETH_DMABMR_AAB_Pos) /*!< 0x02000000 */
  14436. #define ETH_DMABMR_AAB ETH_DMABMR_AAB_Msk /* Address-Aligned beats */
  14437. #define ETH_DMABMR_FPM_Pos (24U)
  14438. #define ETH_DMABMR_FPM_Msk (0x1U << ETH_DMABMR_FPM_Pos) /*!< 0x01000000 */
  14439. #define ETH_DMABMR_FPM ETH_DMABMR_FPM_Msk /* 4xPBL mode */
  14440. #define ETH_DMABMR_USP_Pos (23U)
  14441. #define ETH_DMABMR_USP_Msk (0x1U << ETH_DMABMR_USP_Pos) /*!< 0x00800000 */
  14442. #define ETH_DMABMR_USP ETH_DMABMR_USP_Msk /* Use separate PBL */
  14443. #define ETH_DMABMR_RDP_Pos (17U)
  14444. #define ETH_DMABMR_RDP_Msk (0x3FU << ETH_DMABMR_RDP_Pos) /*!< 0x007E0000 */
  14445. #define ETH_DMABMR_RDP ETH_DMABMR_RDP_Msk /* RxDMA PBL */
  14446. #define ETH_DMABMR_RDP_1Beat 0x00020000U /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
  14447. #define ETH_DMABMR_RDP_2Beat 0x00040000U /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
  14448. #define ETH_DMABMR_RDP_4Beat 0x00080000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  14449. #define ETH_DMABMR_RDP_8Beat 0x00100000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  14450. #define ETH_DMABMR_RDP_16Beat 0x00200000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  14451. #define ETH_DMABMR_RDP_32Beat 0x00400000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  14452. #define ETH_DMABMR_RDP_4xPBL_4Beat 0x01020000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  14453. #define ETH_DMABMR_RDP_4xPBL_8Beat 0x01040000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  14454. #define ETH_DMABMR_RDP_4xPBL_16Beat 0x01080000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  14455. #define ETH_DMABMR_RDP_4xPBL_32Beat 0x01100000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  14456. #define ETH_DMABMR_RDP_4xPBL_64Beat 0x01200000U /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
  14457. #define ETH_DMABMR_RDP_4xPBL_128Beat 0x01400000U /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
  14458. #define ETH_DMABMR_FB_Pos (16U)
  14459. #define ETH_DMABMR_FB_Msk (0x1U << ETH_DMABMR_FB_Pos) /*!< 0x00010000 */
  14460. #define ETH_DMABMR_FB ETH_DMABMR_FB_Msk /* Fixed Burst */
  14461. #define ETH_DMABMR_RTPR_Pos (14U)
  14462. #define ETH_DMABMR_RTPR_Msk (0x3U << ETH_DMABMR_RTPR_Pos) /*!< 0x0000C000 */
  14463. #define ETH_DMABMR_RTPR ETH_DMABMR_RTPR_Msk /* Rx Tx priority ratio */
  14464. #define ETH_DMABMR_RTPR_1_1 0x00000000U /* Rx Tx priority ratio */
  14465. #define ETH_DMABMR_RTPR_2_1 0x00004000U /* Rx Tx priority ratio */
  14466. #define ETH_DMABMR_RTPR_3_1 0x00008000U /* Rx Tx priority ratio */
  14467. #define ETH_DMABMR_RTPR_4_1 0x0000C000U /* Rx Tx priority ratio */
  14468. #define ETH_DMABMR_PBL_Pos (8U)
  14469. #define ETH_DMABMR_PBL_Msk (0x3FU << ETH_DMABMR_PBL_Pos) /*!< 0x00003F00 */
  14470. #define ETH_DMABMR_PBL ETH_DMABMR_PBL_Msk /* Programmable burst length */
  14471. #define ETH_DMABMR_PBL_1Beat 0x00000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
  14472. #define ETH_DMABMR_PBL_2Beat 0x00000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
  14473. #define ETH_DMABMR_PBL_4Beat 0x00000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  14474. #define ETH_DMABMR_PBL_8Beat 0x00000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  14475. #define ETH_DMABMR_PBL_16Beat 0x00001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  14476. #define ETH_DMABMR_PBL_32Beat 0x00002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  14477. #define ETH_DMABMR_PBL_4xPBL_4Beat 0x01000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  14478. #define ETH_DMABMR_PBL_4xPBL_8Beat 0x01000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  14479. #define ETH_DMABMR_PBL_4xPBL_16Beat 0x01000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  14480. #define ETH_DMABMR_PBL_4xPBL_32Beat 0x01000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  14481. #define ETH_DMABMR_PBL_4xPBL_64Beat 0x01001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
  14482. #define ETH_DMABMR_PBL_4xPBL_128Beat 0x01002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
  14483. #define ETH_DMABMR_EDE_Pos (7U)
  14484. #define ETH_DMABMR_EDE_Msk (0x1U << ETH_DMABMR_EDE_Pos) /*!< 0x00000080 */
  14485. #define ETH_DMABMR_EDE ETH_DMABMR_EDE_Msk /* Enhanced Descriptor Enable */
  14486. #define ETH_DMABMR_DSL_Pos (2U)
  14487. #define ETH_DMABMR_DSL_Msk (0x1FU << ETH_DMABMR_DSL_Pos) /*!< 0x0000007C */
  14488. #define ETH_DMABMR_DSL ETH_DMABMR_DSL_Msk /* Descriptor Skip Length */
  14489. #define ETH_DMABMR_DA_Pos (1U)
  14490. #define ETH_DMABMR_DA_Msk (0x1U << ETH_DMABMR_DA_Pos) /*!< 0x00000002 */
  14491. #define ETH_DMABMR_DA ETH_DMABMR_DA_Msk /* DMA arbitration scheme */
  14492. #define ETH_DMABMR_SR_Pos (0U)
  14493. #define ETH_DMABMR_SR_Msk (0x1U << ETH_DMABMR_SR_Pos) /*!< 0x00000001 */
  14494. #define ETH_DMABMR_SR ETH_DMABMR_SR_Msk /* Software reset */
  14495. /* Bit definition for Ethernet DMA Transmit Poll Demand Register */
  14496. #define ETH_DMATPDR_TPD_Pos (0U)
  14497. #define ETH_DMATPDR_TPD_Msk (0xFFFFFFFFU << ETH_DMATPDR_TPD_Pos) /*!< 0xFFFFFFFF */
  14498. #define ETH_DMATPDR_TPD ETH_DMATPDR_TPD_Msk /* Transmit poll demand */
  14499. /* Bit definition for Ethernet DMA Receive Poll Demand Register */
  14500. #define ETH_DMARPDR_RPD_Pos (0U)
  14501. #define ETH_DMARPDR_RPD_Msk (0xFFFFFFFFU << ETH_DMARPDR_RPD_Pos) /*!< 0xFFFFFFFF */
  14502. #define ETH_DMARPDR_RPD ETH_DMARPDR_RPD_Msk /* Receive poll demand */
  14503. /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
  14504. #define ETH_DMARDLAR_SRL_Pos (0U)
  14505. #define ETH_DMARDLAR_SRL_Msk (0xFFFFFFFFU << ETH_DMARDLAR_SRL_Pos) /*!< 0xFFFFFFFF */
  14506. #define ETH_DMARDLAR_SRL ETH_DMARDLAR_SRL_Msk /* Start of receive list */
  14507. /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
  14508. #define ETH_DMATDLAR_STL_Pos (0U)
  14509. #define ETH_DMATDLAR_STL_Msk (0xFFFFFFFFU << ETH_DMATDLAR_STL_Pos) /*!< 0xFFFFFFFF */
  14510. #define ETH_DMATDLAR_STL ETH_DMATDLAR_STL_Msk /* Start of transmit list */
  14511. /* Bit definition for Ethernet DMA Status Register */
  14512. #define ETH_DMASR_TSTS_Pos (29U)
  14513. #define ETH_DMASR_TSTS_Msk (0x1U << ETH_DMASR_TSTS_Pos) /*!< 0x20000000 */
  14514. #define ETH_DMASR_TSTS ETH_DMASR_TSTS_Msk /* Time-stamp trigger status */
  14515. #define ETH_DMASR_PMTS_Pos (28U)
  14516. #define ETH_DMASR_PMTS_Msk (0x1U << ETH_DMASR_PMTS_Pos) /*!< 0x10000000 */
  14517. #define ETH_DMASR_PMTS ETH_DMASR_PMTS_Msk /* PMT status */
  14518. #define ETH_DMASR_MMCS_Pos (27U)
  14519. #define ETH_DMASR_MMCS_Msk (0x1U << ETH_DMASR_MMCS_Pos) /*!< 0x08000000 */
  14520. #define ETH_DMASR_MMCS ETH_DMASR_MMCS_Msk /* MMC status */
  14521. #define ETH_DMASR_EBS_Pos (23U)
  14522. #define ETH_DMASR_EBS_Msk (0x7U << ETH_DMASR_EBS_Pos) /*!< 0x03800000 */
  14523. #define ETH_DMASR_EBS ETH_DMASR_EBS_Msk /* Error bits status */
  14524. /* combination with EBS[2:0] for GetFlagStatus function */
  14525. #define ETH_DMASR_EBS_DescAccess_Pos (25U)
  14526. #define ETH_DMASR_EBS_DescAccess_Msk (0x1U << ETH_DMASR_EBS_DescAccess_Pos) /*!< 0x02000000 */
  14527. #define ETH_DMASR_EBS_DescAccess ETH_DMASR_EBS_DescAccess_Msk /* Error bits 0-data buffer, 1-desc. access */
  14528. #define ETH_DMASR_EBS_ReadTransf_Pos (24U)
  14529. #define ETH_DMASR_EBS_ReadTransf_Msk (0x1U << ETH_DMASR_EBS_ReadTransf_Pos) /*!< 0x01000000 */
  14530. #define ETH_DMASR_EBS_ReadTransf ETH_DMASR_EBS_ReadTransf_Msk /* Error bits 0-write trnsf, 1-read transfr */
  14531. #define ETH_DMASR_EBS_DataTransfTx_Pos (23U)
  14532. #define ETH_DMASR_EBS_DataTransfTx_Msk (0x1U << ETH_DMASR_EBS_DataTransfTx_Pos) /*!< 0x00800000 */
  14533. #define ETH_DMASR_EBS_DataTransfTx ETH_DMASR_EBS_DataTransfTx_Msk /* Error bits 0-Rx DMA, 1-Tx DMA */
  14534. #define ETH_DMASR_TPS_Pos (20U)
  14535. #define ETH_DMASR_TPS_Msk (0x7U << ETH_DMASR_TPS_Pos) /*!< 0x00700000 */
  14536. #define ETH_DMASR_TPS ETH_DMASR_TPS_Msk /* Transmit process state */
  14537. #define ETH_DMASR_TPS_Stopped 0x00000000U /* Stopped - Reset or Stop Tx Command issued */
  14538. #define ETH_DMASR_TPS_Fetching_Pos (20U)
  14539. #define ETH_DMASR_TPS_Fetching_Msk (0x1U << ETH_DMASR_TPS_Fetching_Pos) /*!< 0x00100000 */
  14540. #define ETH_DMASR_TPS_Fetching ETH_DMASR_TPS_Fetching_Msk /* Running - fetching the Tx descriptor */
  14541. #define ETH_DMASR_TPS_Waiting_Pos (21U)
  14542. #define ETH_DMASR_TPS_Waiting_Msk (0x1U << ETH_DMASR_TPS_Waiting_Pos) /*!< 0x00200000 */
  14543. #define ETH_DMASR_TPS_Waiting ETH_DMASR_TPS_Waiting_Msk /* Running - waiting for status */
  14544. #define ETH_DMASR_TPS_Reading_Pos (20U)
  14545. #define ETH_DMASR_TPS_Reading_Msk (0x3U << ETH_DMASR_TPS_Reading_Pos) /*!< 0x00300000 */
  14546. #define ETH_DMASR_TPS_Reading ETH_DMASR_TPS_Reading_Msk /* Running - reading the data from host memory */
  14547. #define ETH_DMASR_TPS_Suspended_Pos (21U)
  14548. #define ETH_DMASR_TPS_Suspended_Msk (0x3U << ETH_DMASR_TPS_Suspended_Pos) /*!< 0x00600000 */
  14549. #define ETH_DMASR_TPS_Suspended ETH_DMASR_TPS_Suspended_Msk /* Suspended - Tx Descriptor unavailabe */
  14550. #define ETH_DMASR_TPS_Closing_Pos (20U)
  14551. #define ETH_DMASR_TPS_Closing_Msk (0x7U << ETH_DMASR_TPS_Closing_Pos) /*!< 0x00700000 */
  14552. #define ETH_DMASR_TPS_Closing ETH_DMASR_TPS_Closing_Msk /* Running - closing Rx descriptor */
  14553. #define ETH_DMASR_RPS_Pos (17U)
  14554. #define ETH_DMASR_RPS_Msk (0x7U << ETH_DMASR_RPS_Pos) /*!< 0x000E0000 */
  14555. #define ETH_DMASR_RPS ETH_DMASR_RPS_Msk /* Receive process state */
  14556. #define ETH_DMASR_RPS_Stopped 0x00000000U /* Stopped - Reset or Stop Rx Command issued */
  14557. #define ETH_DMASR_RPS_Fetching_Pos (17U)
  14558. #define ETH_DMASR_RPS_Fetching_Msk (0x1U << ETH_DMASR_RPS_Fetching_Pos) /*!< 0x00020000 */
  14559. #define ETH_DMASR_RPS_Fetching ETH_DMASR_RPS_Fetching_Msk /* Running - fetching the Rx descriptor */
  14560. #define ETH_DMASR_RPS_Waiting_Pos (17U)
  14561. #define ETH_DMASR_RPS_Waiting_Msk (0x3U << ETH_DMASR_RPS_Waiting_Pos) /*!< 0x00060000 */
  14562. #define ETH_DMASR_RPS_Waiting ETH_DMASR_RPS_Waiting_Msk /* Running - waiting for packet */
  14563. #define ETH_DMASR_RPS_Suspended_Pos (19U)
  14564. #define ETH_DMASR_RPS_Suspended_Msk (0x1U << ETH_DMASR_RPS_Suspended_Pos) /*!< 0x00080000 */
  14565. #define ETH_DMASR_RPS_Suspended ETH_DMASR_RPS_Suspended_Msk /* Suspended - Rx Descriptor unavailable */
  14566. #define ETH_DMASR_RPS_Closing_Pos (17U)
  14567. #define ETH_DMASR_RPS_Closing_Msk (0x5U << ETH_DMASR_RPS_Closing_Pos) /*!< 0x000A0000 */
  14568. #define ETH_DMASR_RPS_Closing ETH_DMASR_RPS_Closing_Msk /* Running - closing descriptor */
  14569. #define ETH_DMASR_RPS_Queuing_Pos (17U)
  14570. #define ETH_DMASR_RPS_Queuing_Msk (0x7U << ETH_DMASR_RPS_Queuing_Pos) /*!< 0x000E0000 */
  14571. #define ETH_DMASR_RPS_Queuing ETH_DMASR_RPS_Queuing_Msk /* Running - queuing the recieve frame into host memory */
  14572. #define ETH_DMASR_NIS_Pos (16U)
  14573. #define ETH_DMASR_NIS_Msk (0x1U << ETH_DMASR_NIS_Pos) /*!< 0x00010000 */
  14574. #define ETH_DMASR_NIS ETH_DMASR_NIS_Msk /* Normal interrupt summary */
  14575. #define ETH_DMASR_AIS_Pos (15U)
  14576. #define ETH_DMASR_AIS_Msk (0x1U << ETH_DMASR_AIS_Pos) /*!< 0x00008000 */
  14577. #define ETH_DMASR_AIS ETH_DMASR_AIS_Msk /* Abnormal interrupt summary */
  14578. #define ETH_DMASR_ERS_Pos (14U)
  14579. #define ETH_DMASR_ERS_Msk (0x1U << ETH_DMASR_ERS_Pos) /*!< 0x00004000 */
  14580. #define ETH_DMASR_ERS ETH_DMASR_ERS_Msk /* Early receive status */
  14581. #define ETH_DMASR_FBES_Pos (13U)
  14582. #define ETH_DMASR_FBES_Msk (0x1U << ETH_DMASR_FBES_Pos) /*!< 0x00002000 */
  14583. #define ETH_DMASR_FBES ETH_DMASR_FBES_Msk /* Fatal bus error status */
  14584. #define ETH_DMASR_ETS_Pos (10U)
  14585. #define ETH_DMASR_ETS_Msk (0x1U << ETH_DMASR_ETS_Pos) /*!< 0x00000400 */
  14586. #define ETH_DMASR_ETS ETH_DMASR_ETS_Msk /* Early transmit status */
  14587. #define ETH_DMASR_RWTS_Pos (9U)
  14588. #define ETH_DMASR_RWTS_Msk (0x1U << ETH_DMASR_RWTS_Pos) /*!< 0x00000200 */
  14589. #define ETH_DMASR_RWTS ETH_DMASR_RWTS_Msk /* Receive watchdog timeout status */
  14590. #define ETH_DMASR_RPSS_Pos (8U)
  14591. #define ETH_DMASR_RPSS_Msk (0x1U << ETH_DMASR_RPSS_Pos) /*!< 0x00000100 */
  14592. #define ETH_DMASR_RPSS ETH_DMASR_RPSS_Msk /* Receive process stopped status */
  14593. #define ETH_DMASR_RBUS_Pos (7U)
  14594. #define ETH_DMASR_RBUS_Msk (0x1U << ETH_DMASR_RBUS_Pos) /*!< 0x00000080 */
  14595. #define ETH_DMASR_RBUS ETH_DMASR_RBUS_Msk /* Receive buffer unavailable status */
  14596. #define ETH_DMASR_RS_Pos (6U)
  14597. #define ETH_DMASR_RS_Msk (0x1U << ETH_DMASR_RS_Pos) /*!< 0x00000040 */
  14598. #define ETH_DMASR_RS ETH_DMASR_RS_Msk /* Receive status */
  14599. #define ETH_DMASR_TUS_Pos (5U)
  14600. #define ETH_DMASR_TUS_Msk (0x1U << ETH_DMASR_TUS_Pos) /*!< 0x00000020 */
  14601. #define ETH_DMASR_TUS ETH_DMASR_TUS_Msk /* Transmit underflow status */
  14602. #define ETH_DMASR_ROS_Pos (4U)
  14603. #define ETH_DMASR_ROS_Msk (0x1U << ETH_DMASR_ROS_Pos) /*!< 0x00000010 */
  14604. #define ETH_DMASR_ROS ETH_DMASR_ROS_Msk /* Receive overflow status */
  14605. #define ETH_DMASR_TJTS_Pos (3U)
  14606. #define ETH_DMASR_TJTS_Msk (0x1U << ETH_DMASR_TJTS_Pos) /*!< 0x00000008 */
  14607. #define ETH_DMASR_TJTS ETH_DMASR_TJTS_Msk /* Transmit jabber timeout status */
  14608. #define ETH_DMASR_TBUS_Pos (2U)
  14609. #define ETH_DMASR_TBUS_Msk (0x1U << ETH_DMASR_TBUS_Pos) /*!< 0x00000004 */
  14610. #define ETH_DMASR_TBUS ETH_DMASR_TBUS_Msk /* Transmit buffer unavailable status */
  14611. #define ETH_DMASR_TPSS_Pos (1U)
  14612. #define ETH_DMASR_TPSS_Msk (0x1U << ETH_DMASR_TPSS_Pos) /*!< 0x00000002 */
  14613. #define ETH_DMASR_TPSS ETH_DMASR_TPSS_Msk /* Transmit process stopped status */
  14614. #define ETH_DMASR_TS_Pos (0U)
  14615. #define ETH_DMASR_TS_Msk (0x1U << ETH_DMASR_TS_Pos) /*!< 0x00000001 */
  14616. #define ETH_DMASR_TS ETH_DMASR_TS_Msk /* Transmit status */
  14617. /* Bit definition for Ethernet DMA Operation Mode Register */
  14618. #define ETH_DMAOMR_DTCEFD_Pos (26U)
  14619. #define ETH_DMAOMR_DTCEFD_Msk (0x1U << ETH_DMAOMR_DTCEFD_Pos) /*!< 0x04000000 */
  14620. #define ETH_DMAOMR_DTCEFD ETH_DMAOMR_DTCEFD_Msk /* Disable Dropping of TCP/IP checksum error frames */
  14621. #define ETH_DMAOMR_RSF_Pos (25U)
  14622. #define ETH_DMAOMR_RSF_Msk (0x1U << ETH_DMAOMR_RSF_Pos) /*!< 0x02000000 */
  14623. #define ETH_DMAOMR_RSF ETH_DMAOMR_RSF_Msk /* Receive store and forward */
  14624. #define ETH_DMAOMR_DFRF_Pos (24U)
  14625. #define ETH_DMAOMR_DFRF_Msk (0x1U << ETH_DMAOMR_DFRF_Pos) /*!< 0x01000000 */
  14626. #define ETH_DMAOMR_DFRF ETH_DMAOMR_DFRF_Msk /* Disable flushing of received frames */
  14627. #define ETH_DMAOMR_TSF_Pos (21U)
  14628. #define ETH_DMAOMR_TSF_Msk (0x1U << ETH_DMAOMR_TSF_Pos) /*!< 0x00200000 */
  14629. #define ETH_DMAOMR_TSF ETH_DMAOMR_TSF_Msk /* Transmit store and forward */
  14630. #define ETH_DMAOMR_FTF_Pos (20U)
  14631. #define ETH_DMAOMR_FTF_Msk (0x1U << ETH_DMAOMR_FTF_Pos) /*!< 0x00100000 */
  14632. #define ETH_DMAOMR_FTF ETH_DMAOMR_FTF_Msk /* Flush transmit FIFO */
  14633. #define ETH_DMAOMR_TTC_Pos (14U)
  14634. #define ETH_DMAOMR_TTC_Msk (0x7U << ETH_DMAOMR_TTC_Pos) /*!< 0x0001C000 */
  14635. #define ETH_DMAOMR_TTC ETH_DMAOMR_TTC_Msk /* Transmit threshold control */
  14636. #define ETH_DMAOMR_TTC_64Bytes 0x00000000U /* threshold level of the MTL Transmit FIFO is 64 Bytes */
  14637. #define ETH_DMAOMR_TTC_128Bytes 0x00004000U /* threshold level of the MTL Transmit FIFO is 128 Bytes */
  14638. #define ETH_DMAOMR_TTC_192Bytes 0x00008000U /* threshold level of the MTL Transmit FIFO is 192 Bytes */
  14639. #define ETH_DMAOMR_TTC_256Bytes 0x0000C000U /* threshold level of the MTL Transmit FIFO is 256 Bytes */
  14640. #define ETH_DMAOMR_TTC_40Bytes 0x00010000U /* threshold level of the MTL Transmit FIFO is 40 Bytes */
  14641. #define ETH_DMAOMR_TTC_32Bytes 0x00014000U /* threshold level of the MTL Transmit FIFO is 32 Bytes */
  14642. #define ETH_DMAOMR_TTC_24Bytes 0x00018000U /* threshold level of the MTL Transmit FIFO is 24 Bytes */
  14643. #define ETH_DMAOMR_TTC_16Bytes 0x0001C000U /* threshold level of the MTL Transmit FIFO is 16 Bytes */
  14644. #define ETH_DMAOMR_ST_Pos (13U)
  14645. #define ETH_DMAOMR_ST_Msk (0x1U << ETH_DMAOMR_ST_Pos) /*!< 0x00002000 */
  14646. #define ETH_DMAOMR_ST ETH_DMAOMR_ST_Msk /* Start/stop transmission command */
  14647. #define ETH_DMAOMR_FEF_Pos (7U)
  14648. #define ETH_DMAOMR_FEF_Msk (0x1U << ETH_DMAOMR_FEF_Pos) /*!< 0x00000080 */
  14649. #define ETH_DMAOMR_FEF ETH_DMAOMR_FEF_Msk /* Forward error frames */
  14650. #define ETH_DMAOMR_FUGF_Pos (6U)
  14651. #define ETH_DMAOMR_FUGF_Msk (0x1U << ETH_DMAOMR_FUGF_Pos) /*!< 0x00000040 */
  14652. #define ETH_DMAOMR_FUGF ETH_DMAOMR_FUGF_Msk /* Forward undersized good frames */
  14653. #define ETH_DMAOMR_RTC_Pos (3U)
  14654. #define ETH_DMAOMR_RTC_Msk (0x3U << ETH_DMAOMR_RTC_Pos) /*!< 0x00000018 */
  14655. #define ETH_DMAOMR_RTC ETH_DMAOMR_RTC_Msk /* receive threshold control */
  14656. #define ETH_DMAOMR_RTC_64Bytes 0x00000000U /* threshold level of the MTL Receive FIFO is 64 Bytes */
  14657. #define ETH_DMAOMR_RTC_32Bytes 0x00000008U /* threshold level of the MTL Receive FIFO is 32 Bytes */
  14658. #define ETH_DMAOMR_RTC_96Bytes 0x00000010U /* threshold level of the MTL Receive FIFO is 96 Bytes */
  14659. #define ETH_DMAOMR_RTC_128Bytes 0x00000018U /* threshold level of the MTL Receive FIFO is 128 Bytes */
  14660. #define ETH_DMAOMR_OSF_Pos (2U)
  14661. #define ETH_DMAOMR_OSF_Msk (0x1U << ETH_DMAOMR_OSF_Pos) /*!< 0x00000004 */
  14662. #define ETH_DMAOMR_OSF ETH_DMAOMR_OSF_Msk /* operate on second frame */
  14663. #define ETH_DMAOMR_SR_Pos (1U)
  14664. #define ETH_DMAOMR_SR_Msk (0x1U << ETH_DMAOMR_SR_Pos) /*!< 0x00000002 */
  14665. #define ETH_DMAOMR_SR ETH_DMAOMR_SR_Msk /* Start/stop receive */
  14666. /* Bit definition for Ethernet DMA Interrupt Enable Register */
  14667. #define ETH_DMAIER_NISE_Pos (16U)
  14668. #define ETH_DMAIER_NISE_Msk (0x1U << ETH_DMAIER_NISE_Pos) /*!< 0x00010000 */
  14669. #define ETH_DMAIER_NISE ETH_DMAIER_NISE_Msk /* Normal interrupt summary enable */
  14670. #define ETH_DMAIER_AISE_Pos (15U)
  14671. #define ETH_DMAIER_AISE_Msk (0x1U << ETH_DMAIER_AISE_Pos) /*!< 0x00008000 */
  14672. #define ETH_DMAIER_AISE ETH_DMAIER_AISE_Msk /* Abnormal interrupt summary enable */
  14673. #define ETH_DMAIER_ERIE_Pos (14U)
  14674. #define ETH_DMAIER_ERIE_Msk (0x1U << ETH_DMAIER_ERIE_Pos) /*!< 0x00004000 */
  14675. #define ETH_DMAIER_ERIE ETH_DMAIER_ERIE_Msk /* Early receive interrupt enable */
  14676. #define ETH_DMAIER_FBEIE_Pos (13U)
  14677. #define ETH_DMAIER_FBEIE_Msk (0x1U << ETH_DMAIER_FBEIE_Pos) /*!< 0x00002000 */
  14678. #define ETH_DMAIER_FBEIE ETH_DMAIER_FBEIE_Msk /* Fatal bus error interrupt enable */
  14679. #define ETH_DMAIER_ETIE_Pos (10U)
  14680. #define ETH_DMAIER_ETIE_Msk (0x1U << ETH_DMAIER_ETIE_Pos) /*!< 0x00000400 */
  14681. #define ETH_DMAIER_ETIE ETH_DMAIER_ETIE_Msk /* Early transmit interrupt enable */
  14682. #define ETH_DMAIER_RWTIE_Pos (9U)
  14683. #define ETH_DMAIER_RWTIE_Msk (0x1U << ETH_DMAIER_RWTIE_Pos) /*!< 0x00000200 */
  14684. #define ETH_DMAIER_RWTIE ETH_DMAIER_RWTIE_Msk /* Receive watchdog timeout interrupt enable */
  14685. #define ETH_DMAIER_RPSIE_Pos (8U)
  14686. #define ETH_DMAIER_RPSIE_Msk (0x1U << ETH_DMAIER_RPSIE_Pos) /*!< 0x00000100 */
  14687. #define ETH_DMAIER_RPSIE ETH_DMAIER_RPSIE_Msk /* Receive process stopped interrupt enable */
  14688. #define ETH_DMAIER_RBUIE_Pos (7U)
  14689. #define ETH_DMAIER_RBUIE_Msk (0x1U << ETH_DMAIER_RBUIE_Pos) /*!< 0x00000080 */
  14690. #define ETH_DMAIER_RBUIE ETH_DMAIER_RBUIE_Msk /* Receive buffer unavailable interrupt enable */
  14691. #define ETH_DMAIER_RIE_Pos (6U)
  14692. #define ETH_DMAIER_RIE_Msk (0x1U << ETH_DMAIER_RIE_Pos) /*!< 0x00000040 */
  14693. #define ETH_DMAIER_RIE ETH_DMAIER_RIE_Msk /* Receive interrupt enable */
  14694. #define ETH_DMAIER_TUIE_Pos (5U)
  14695. #define ETH_DMAIER_TUIE_Msk (0x1U << ETH_DMAIER_TUIE_Pos) /*!< 0x00000020 */
  14696. #define ETH_DMAIER_TUIE ETH_DMAIER_TUIE_Msk /* Transmit Underflow interrupt enable */
  14697. #define ETH_DMAIER_ROIE_Pos (4U)
  14698. #define ETH_DMAIER_ROIE_Msk (0x1U << ETH_DMAIER_ROIE_Pos) /*!< 0x00000010 */
  14699. #define ETH_DMAIER_ROIE ETH_DMAIER_ROIE_Msk /* Receive Overflow interrupt enable */
  14700. #define ETH_DMAIER_TJTIE_Pos (3U)
  14701. #define ETH_DMAIER_TJTIE_Msk (0x1U << ETH_DMAIER_TJTIE_Pos) /*!< 0x00000008 */
  14702. #define ETH_DMAIER_TJTIE ETH_DMAIER_TJTIE_Msk /* Transmit jabber timeout interrupt enable */
  14703. #define ETH_DMAIER_TBUIE_Pos (2U)
  14704. #define ETH_DMAIER_TBUIE_Msk (0x1U << ETH_DMAIER_TBUIE_Pos) /*!< 0x00000004 */
  14705. #define ETH_DMAIER_TBUIE ETH_DMAIER_TBUIE_Msk /* Transmit buffer unavailable interrupt enable */
  14706. #define ETH_DMAIER_TPSIE_Pos (1U)
  14707. #define ETH_DMAIER_TPSIE_Msk (0x1U << ETH_DMAIER_TPSIE_Pos) /*!< 0x00000002 */
  14708. #define ETH_DMAIER_TPSIE ETH_DMAIER_TPSIE_Msk /* Transmit process stopped interrupt enable */
  14709. #define ETH_DMAIER_TIE_Pos (0U)
  14710. #define ETH_DMAIER_TIE_Msk (0x1U << ETH_DMAIER_TIE_Pos) /*!< 0x00000001 */
  14711. #define ETH_DMAIER_TIE ETH_DMAIER_TIE_Msk /* Transmit interrupt enable */
  14712. /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
  14713. #define ETH_DMAMFBOCR_OFOC_Pos (28U)
  14714. #define ETH_DMAMFBOCR_OFOC_Msk (0x1U << ETH_DMAMFBOCR_OFOC_Pos) /*!< 0x10000000 */
  14715. #define ETH_DMAMFBOCR_OFOC ETH_DMAMFBOCR_OFOC_Msk /* Overflow bit for FIFO overflow counter */
  14716. #define ETH_DMAMFBOCR_MFA_Pos (17U)
  14717. #define ETH_DMAMFBOCR_MFA_Msk (0x7FFU << ETH_DMAMFBOCR_MFA_Pos) /*!< 0x0FFE0000 */
  14718. #define ETH_DMAMFBOCR_MFA ETH_DMAMFBOCR_MFA_Msk /* Number of frames missed by the application */
  14719. #define ETH_DMAMFBOCR_OMFC_Pos (16U)
  14720. #define ETH_DMAMFBOCR_OMFC_Msk (0x1U << ETH_DMAMFBOCR_OMFC_Pos) /*!< 0x00010000 */
  14721. #define ETH_DMAMFBOCR_OMFC ETH_DMAMFBOCR_OMFC_Msk /* Overflow bit for missed frame counter */
  14722. #define ETH_DMAMFBOCR_MFC_Pos (0U)
  14723. #define ETH_DMAMFBOCR_MFC_Msk (0xFFFFU << ETH_DMAMFBOCR_MFC_Pos) /*!< 0x0000FFFF */
  14724. #define ETH_DMAMFBOCR_MFC ETH_DMAMFBOCR_MFC_Msk /* Number of frames missed by the controller */
  14725. /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
  14726. #define ETH_DMACHTDR_HTDAP_Pos (0U)
  14727. #define ETH_DMACHTDR_HTDAP_Msk (0xFFFFFFFFU << ETH_DMACHTDR_HTDAP_Pos) /*!< 0xFFFFFFFF */
  14728. #define ETH_DMACHTDR_HTDAP ETH_DMACHTDR_HTDAP_Msk /* Host transmit descriptor address pointer */
  14729. /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
  14730. #define ETH_DMACHRDR_HRDAP_Pos (0U)
  14731. #define ETH_DMACHRDR_HRDAP_Msk (0xFFFFFFFFU << ETH_DMACHRDR_HRDAP_Pos) /*!< 0xFFFFFFFF */
  14732. #define ETH_DMACHRDR_HRDAP ETH_DMACHRDR_HRDAP_Msk /* Host receive descriptor address pointer */
  14733. /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
  14734. #define ETH_DMACHTBAR_HTBAP_Pos (0U)
  14735. #define ETH_DMACHTBAR_HTBAP_Msk (0xFFFFFFFFU << ETH_DMACHTBAR_HTBAP_Pos) /*!< 0xFFFFFFFF */
  14736. #define ETH_DMACHTBAR_HTBAP ETH_DMACHTBAR_HTBAP_Msk /* Host transmit buffer address pointer */
  14737. /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
  14738. #define ETH_DMACHRBAR_HRBAP_Pos (0U)
  14739. #define ETH_DMACHRBAR_HRBAP_Msk (0xFFFFFFFFU << ETH_DMACHRBAR_HRBAP_Pos) /*!< 0xFFFFFFFF */
  14740. #define ETH_DMACHRBAR_HRBAP ETH_DMACHRBAR_HRBAP_Msk /* Host receive buffer address pointer */
  14741. /******************************************************************************/
  14742. /* */
  14743. /* USB_OTG */
  14744. /* */
  14745. /******************************************************************************/
  14746. /******************** Bit definition for USB_OTG_GOTGCTL register ********************/
  14747. #define USB_OTG_GOTGCTL_SRQSCS_Pos (0U)
  14748. #define USB_OTG_GOTGCTL_SRQSCS_Msk (0x1U << USB_OTG_GOTGCTL_SRQSCS_Pos) /*!< 0x00000001 */
  14749. #define USB_OTG_GOTGCTL_SRQSCS USB_OTG_GOTGCTL_SRQSCS_Msk /*!< Session request success */
  14750. #define USB_OTG_GOTGCTL_SRQ_Pos (1U)
  14751. #define USB_OTG_GOTGCTL_SRQ_Msk (0x1U << USB_OTG_GOTGCTL_SRQ_Pos) /*!< 0x00000002 */
  14752. #define USB_OTG_GOTGCTL_SRQ USB_OTG_GOTGCTL_SRQ_Msk /*!< Session request */
  14753. #define USB_OTG_GOTGCTL_VBVALOEN_Pos (2U)
  14754. #define USB_OTG_GOTGCTL_VBVALOEN_Msk (0x1U << USB_OTG_GOTGCTL_VBVALOEN_Pos) /*!< 0x00000004 */
  14755. #define USB_OTG_GOTGCTL_VBVALOEN USB_OTG_GOTGCTL_VBVALOEN_Msk /*!< VBUS valid override enable */
  14756. #define USB_OTG_GOTGCTL_VBVALOVAL_Pos (3U)
  14757. #define USB_OTG_GOTGCTL_VBVALOVAL_Msk (0x1U << USB_OTG_GOTGCTL_VBVALOVAL_Pos) /*!< 0x00000008 */
  14758. #define USB_OTG_GOTGCTL_VBVALOVAL USB_OTG_GOTGCTL_VBVALOVAL_Msk /*!< VBUS valid override value */
  14759. #define USB_OTG_GOTGCTL_AVALOEN_Pos (4U)
  14760. #define USB_OTG_GOTGCTL_AVALOEN_Msk (0x1U << USB_OTG_GOTGCTL_AVALOEN_Pos) /*!< 0x00000010 */
  14761. #define USB_OTG_GOTGCTL_AVALOEN USB_OTG_GOTGCTL_AVALOEN_Msk /*!< A-peripheral session valid override enable */
  14762. #define USB_OTG_GOTGCTL_AVALOVAL_Pos (5U)
  14763. #define USB_OTG_GOTGCTL_AVALOVAL_Msk (0x1U << USB_OTG_GOTGCTL_AVALOVAL_Pos) /*!< 0x00000020 */
  14764. #define USB_OTG_GOTGCTL_AVALOVAL USB_OTG_GOTGCTL_AVALOVAL_Msk /*!< A-peripheral session valid override value */
  14765. #define USB_OTG_GOTGCTL_BVALOEN_Pos (6U)
  14766. #define USB_OTG_GOTGCTL_BVALOEN_Msk (0x1U << USB_OTG_GOTGCTL_BVALOEN_Pos) /*!< 0x00000040 */
  14767. #define USB_OTG_GOTGCTL_BVALOEN USB_OTG_GOTGCTL_BVALOEN_Msk /*!< B-peripheral session valid override enable */
  14768. #define USB_OTG_GOTGCTL_BVALOVAL_Pos (7U)
  14769. #define USB_OTG_GOTGCTL_BVALOVAL_Msk (0x1U << USB_OTG_GOTGCTL_BVALOVAL_Pos) /*!< 0x00000080 */
  14770. #define USB_OTG_GOTGCTL_BVALOVAL USB_OTG_GOTGCTL_BVALOVAL_Msk /*!< B-peripheral session valid override value */
  14771. #define USB_OTG_GOTGCTL_HNGSCS_Pos (8U)
  14772. #define USB_OTG_GOTGCTL_HNGSCS_Msk (0x1U << USB_OTG_GOTGCTL_HNGSCS_Pos) /*!< 0x00000100 */
  14773. #define USB_OTG_GOTGCTL_HNGSCS USB_OTG_GOTGCTL_HNGSCS_Msk /*!< Host set HNP enable */
  14774. #define USB_OTG_GOTGCTL_HNPRQ_Pos (9U)
  14775. #define USB_OTG_GOTGCTL_HNPRQ_Msk (0x1U << USB_OTG_GOTGCTL_HNPRQ_Pos) /*!< 0x00000200 */
  14776. #define USB_OTG_GOTGCTL_HNPRQ USB_OTG_GOTGCTL_HNPRQ_Msk /*!< HNP request */
  14777. #define USB_OTG_GOTGCTL_HSHNPEN_Pos (10U)
  14778. #define USB_OTG_GOTGCTL_HSHNPEN_Msk (0x1U << USB_OTG_GOTGCTL_HSHNPEN_Pos) /*!< 0x00000400 */
  14779. #define USB_OTG_GOTGCTL_HSHNPEN USB_OTG_GOTGCTL_HSHNPEN_Msk /*!< Host set HNP enable */
  14780. #define USB_OTG_GOTGCTL_DHNPEN_Pos (11U)
  14781. #define USB_OTG_GOTGCTL_DHNPEN_Msk (0x1U << USB_OTG_GOTGCTL_DHNPEN_Pos) /*!< 0x00000800 */
  14782. #define USB_OTG_GOTGCTL_DHNPEN USB_OTG_GOTGCTL_DHNPEN_Msk /*!< Device HNP enabled */
  14783. #define USB_OTG_GOTGCTL_EHEN_Pos (12U)
  14784. #define USB_OTG_GOTGCTL_EHEN_Msk (0x1U << USB_OTG_GOTGCTL_EHEN_Pos) /*!< 0x00001000 */
  14785. #define USB_OTG_GOTGCTL_EHEN USB_OTG_GOTGCTL_EHEN_Msk /*!< Embedded host enable */
  14786. #define USB_OTG_GOTGCTL_CIDSTS_Pos (16U)
  14787. #define USB_OTG_GOTGCTL_CIDSTS_Msk (0x1U << USB_OTG_GOTGCTL_CIDSTS_Pos) /*!< 0x00010000 */
  14788. #define USB_OTG_GOTGCTL_CIDSTS USB_OTG_GOTGCTL_CIDSTS_Msk /*!< Connector ID status */
  14789. #define USB_OTG_GOTGCTL_DBCT_Pos (17U)
  14790. #define USB_OTG_GOTGCTL_DBCT_Msk (0x1U << USB_OTG_GOTGCTL_DBCT_Pos) /*!< 0x00020000 */
  14791. #define USB_OTG_GOTGCTL_DBCT USB_OTG_GOTGCTL_DBCT_Msk /*!< Long/short debounce time */
  14792. #define USB_OTG_GOTGCTL_ASVLD_Pos (18U)
  14793. #define USB_OTG_GOTGCTL_ASVLD_Msk (0x1U << USB_OTG_GOTGCTL_ASVLD_Pos) /*!< 0x00040000 */
  14794. #define USB_OTG_GOTGCTL_ASVLD USB_OTG_GOTGCTL_ASVLD_Msk /*!< A-session valid */
  14795. #define USB_OTG_GOTGCTL_BSESVLD_Pos (19U)
  14796. #define USB_OTG_GOTGCTL_BSESVLD_Msk (0x1U << USB_OTG_GOTGCTL_BSESVLD_Pos) /*!< 0x00080000 */
  14797. #define USB_OTG_GOTGCTL_BSESVLD USB_OTG_GOTGCTL_BSESVLD_Msk /*!< B-session valid */
  14798. #define USB_OTG_GOTGCTL_OTGVER_Pos (20U)
  14799. #define USB_OTG_GOTGCTL_OTGVER_Msk (0x1U << USB_OTG_GOTGCTL_OTGVER_Pos) /*!< 0x00100000 */
  14800. #define USB_OTG_GOTGCTL_OTGVER USB_OTG_GOTGCTL_OTGVER_Msk /*!< OTG version */
  14801. /******************** Bit definition for USB_OTG_HCFG register ********************/
  14802. #define USB_OTG_HCFG_FSLSPCS_Pos (0U)
  14803. #define USB_OTG_HCFG_FSLSPCS_Msk (0x3U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000003 */
  14804. #define USB_OTG_HCFG_FSLSPCS USB_OTG_HCFG_FSLSPCS_Msk /*!< FS/LS PHY clock select */
  14805. #define USB_OTG_HCFG_FSLSPCS_0 (0x1U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000001 */
  14806. #define USB_OTG_HCFG_FSLSPCS_1 (0x2U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000002 */
  14807. #define USB_OTG_HCFG_FSLSS_Pos (2U)
  14808. #define USB_OTG_HCFG_FSLSS_Msk (0x1U << USB_OTG_HCFG_FSLSS_Pos) /*!< 0x00000004 */
  14809. #define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk /*!< FS- and LS-only support */
  14810. /******************** Bit definition for USB_OTG_DCFG register ********************/
  14811. #define USB_OTG_DCFG_DSPD_Pos (0U)
  14812. #define USB_OTG_DCFG_DSPD_Msk (0x3U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000003 */
  14813. #define USB_OTG_DCFG_DSPD USB_OTG_DCFG_DSPD_Msk /*!< Device speed */
  14814. #define USB_OTG_DCFG_DSPD_0 (0x1U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000001 */
  14815. #define USB_OTG_DCFG_DSPD_1 (0x2U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000002 */
  14816. #define USB_OTG_DCFG_NZLSOHSK_Pos (2U)
  14817. #define USB_OTG_DCFG_NZLSOHSK_Msk (0x1U << USB_OTG_DCFG_NZLSOHSK_Pos) /*!< 0x00000004 */
  14818. #define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk /*!< Nonzero-length status OUT handshake */
  14819. #define USB_OTG_DCFG_DAD_Pos (4U)
  14820. #define USB_OTG_DCFG_DAD_Msk (0x7FU << USB_OTG_DCFG_DAD_Pos) /*!< 0x000007F0 */
  14821. #define USB_OTG_DCFG_DAD USB_OTG_DCFG_DAD_Msk /*!< Device address */
  14822. #define USB_OTG_DCFG_DAD_0 (0x01U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000010 */
  14823. #define USB_OTG_DCFG_DAD_1 (0x02U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000020 */
  14824. #define USB_OTG_DCFG_DAD_2 (0x04U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000040 */
  14825. #define USB_OTG_DCFG_DAD_3 (0x08U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000080 */
  14826. #define USB_OTG_DCFG_DAD_4 (0x10U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000100 */
  14827. #define USB_OTG_DCFG_DAD_5 (0x20U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000200 */
  14828. #define USB_OTG_DCFG_DAD_6 (0x40U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000400 */
  14829. #define USB_OTG_DCFG_PFIVL_Pos (11U)
  14830. #define USB_OTG_DCFG_PFIVL_Msk (0x3U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001800 */
  14831. #define USB_OTG_DCFG_PFIVL USB_OTG_DCFG_PFIVL_Msk /*!< Periodic (micro)frame interval */
  14832. #define USB_OTG_DCFG_PFIVL_0 (0x1U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00000800 */
  14833. #define USB_OTG_DCFG_PFIVL_1 (0x2U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001000 */
  14834. #define USB_OTG_DCFG_PERSCHIVL_Pos (24U)
  14835. #define USB_OTG_DCFG_PERSCHIVL_Msk (0x3U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x03000000 */
  14836. #define USB_OTG_DCFG_PERSCHIVL USB_OTG_DCFG_PERSCHIVL_Msk /*!< Periodic scheduling interval */
  14837. #define USB_OTG_DCFG_PERSCHIVL_0 (0x1U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x01000000 */
  14838. #define USB_OTG_DCFG_PERSCHIVL_1 (0x2U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x02000000 */
  14839. /******************** Bit definition for USB_OTG_PCGCR register ********************/
  14840. #define USB_OTG_PCGCR_STPPCLK_Pos (0U)
  14841. #define USB_OTG_PCGCR_STPPCLK_Msk (0x1U << USB_OTG_PCGCR_STPPCLK_Pos) /*!< 0x00000001 */
  14842. #define USB_OTG_PCGCR_STPPCLK USB_OTG_PCGCR_STPPCLK_Msk /*!< Stop PHY clock */
  14843. #define USB_OTG_PCGCR_GATEHCLK_Pos (1U)
  14844. #define USB_OTG_PCGCR_GATEHCLK_Msk (0x1U << USB_OTG_PCGCR_GATEHCLK_Pos) /*!< 0x00000002 */
  14845. #define USB_OTG_PCGCR_GATEHCLK USB_OTG_PCGCR_GATEHCLK_Msk /*!< Gate HCLK */
  14846. #define USB_OTG_PCGCR_PHYSUSP_Pos (4U)
  14847. #define USB_OTG_PCGCR_PHYSUSP_Msk (0x1U << USB_OTG_PCGCR_PHYSUSP_Pos) /*!< 0x00000010 */
  14848. #define USB_OTG_PCGCR_PHYSUSP USB_OTG_PCGCR_PHYSUSP_Msk /*!< PHY suspended */
  14849. /******************** Bit definition for USB_OTG_GOTGINT register ********************/
  14850. #define USB_OTG_GOTGINT_SEDET_Pos (2U)
  14851. #define USB_OTG_GOTGINT_SEDET_Msk (0x1U << USB_OTG_GOTGINT_SEDET_Pos) /*!< 0x00000004 */
  14852. #define USB_OTG_GOTGINT_SEDET USB_OTG_GOTGINT_SEDET_Msk /*!< Session end detected */
  14853. #define USB_OTG_GOTGINT_SRSSCHG_Pos (8U)
  14854. #define USB_OTG_GOTGINT_SRSSCHG_Msk (0x1U << USB_OTG_GOTGINT_SRSSCHG_Pos) /*!< 0x00000100 */
  14855. #define USB_OTG_GOTGINT_SRSSCHG USB_OTG_GOTGINT_SRSSCHG_Msk /*!< Session request success status change */
  14856. #define USB_OTG_GOTGINT_HNSSCHG_Pos (9U)
  14857. #define USB_OTG_GOTGINT_HNSSCHG_Msk (0x1U << USB_OTG_GOTGINT_HNSSCHG_Pos) /*!< 0x00000200 */
  14858. #define USB_OTG_GOTGINT_HNSSCHG USB_OTG_GOTGINT_HNSSCHG_Msk /*!< Host negotiation success status change */
  14859. #define USB_OTG_GOTGINT_HNGDET_Pos (17U)
  14860. #define USB_OTG_GOTGINT_HNGDET_Msk (0x1U << USB_OTG_GOTGINT_HNGDET_Pos) /*!< 0x00020000 */
  14861. #define USB_OTG_GOTGINT_HNGDET USB_OTG_GOTGINT_HNGDET_Msk /*!< Host negotiation detected */
  14862. #define USB_OTG_GOTGINT_ADTOCHG_Pos (18U)
  14863. #define USB_OTG_GOTGINT_ADTOCHG_Msk (0x1U << USB_OTG_GOTGINT_ADTOCHG_Pos) /*!< 0x00040000 */
  14864. #define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk /*!< A-device timeout change */
  14865. #define USB_OTG_GOTGINT_DBCDNE_Pos (19U)
  14866. #define USB_OTG_GOTGINT_DBCDNE_Msk (0x1U << USB_OTG_GOTGINT_DBCDNE_Pos) /*!< 0x00080000 */
  14867. #define USB_OTG_GOTGINT_DBCDNE USB_OTG_GOTGINT_DBCDNE_Msk /*!< Debounce done */
  14868. #define USB_OTG_GOTGINT_IDCHNG_Pos (20U)
  14869. #define USB_OTG_GOTGINT_IDCHNG_Msk (0x1U << USB_OTG_GOTGINT_IDCHNG_Pos) /*!< 0x00100000 */
  14870. #define USB_OTG_GOTGINT_IDCHNG USB_OTG_GOTGINT_IDCHNG_Msk /*!< Change in ID pin input value */
  14871. /******************** Bit definition for USB_OTG_DCTL register ********************/
  14872. #define USB_OTG_DCTL_RWUSIG_Pos (0U)
  14873. #define USB_OTG_DCTL_RWUSIG_Msk (0x1U << USB_OTG_DCTL_RWUSIG_Pos) /*!< 0x00000001 */
  14874. #define USB_OTG_DCTL_RWUSIG USB_OTG_DCTL_RWUSIG_Msk /*!< Remote wakeup signaling */
  14875. #define USB_OTG_DCTL_SDIS_Pos (1U)
  14876. #define USB_OTG_DCTL_SDIS_Msk (0x1U << USB_OTG_DCTL_SDIS_Pos) /*!< 0x00000002 */
  14877. #define USB_OTG_DCTL_SDIS USB_OTG_DCTL_SDIS_Msk /*!< Soft disconnect */
  14878. #define USB_OTG_DCTL_GINSTS_Pos (2U)
  14879. #define USB_OTG_DCTL_GINSTS_Msk (0x1U << USB_OTG_DCTL_GINSTS_Pos) /*!< 0x00000004 */
  14880. #define USB_OTG_DCTL_GINSTS USB_OTG_DCTL_GINSTS_Msk /*!< Global IN NAK status */
  14881. #define USB_OTG_DCTL_GONSTS_Pos (3U)
  14882. #define USB_OTG_DCTL_GONSTS_Msk (0x1U << USB_OTG_DCTL_GONSTS_Pos) /*!< 0x00000008 */
  14883. #define USB_OTG_DCTL_GONSTS USB_OTG_DCTL_GONSTS_Msk /*!< Global OUT NAK status */
  14884. #define USB_OTG_DCTL_TCTL_Pos (4U)
  14885. #define USB_OTG_DCTL_TCTL_Msk (0x7U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000070 */
  14886. #define USB_OTG_DCTL_TCTL USB_OTG_DCTL_TCTL_Msk /*!< Test control */
  14887. #define USB_OTG_DCTL_TCTL_0 (0x1U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000010 */
  14888. #define USB_OTG_DCTL_TCTL_1 (0x2U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000020 */
  14889. #define USB_OTG_DCTL_TCTL_2 (0x4U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000040 */
  14890. #define USB_OTG_DCTL_SGINAK_Pos (7U)
  14891. #define USB_OTG_DCTL_SGINAK_Msk (0x1U << USB_OTG_DCTL_SGINAK_Pos) /*!< 0x00000080 */
  14892. #define USB_OTG_DCTL_SGINAK USB_OTG_DCTL_SGINAK_Msk /*!< Set global IN NAK */
  14893. #define USB_OTG_DCTL_CGINAK_Pos (8U)
  14894. #define USB_OTG_DCTL_CGINAK_Msk (0x1U << USB_OTG_DCTL_CGINAK_Pos) /*!< 0x00000100 */
  14895. #define USB_OTG_DCTL_CGINAK USB_OTG_DCTL_CGINAK_Msk /*!< Clear global IN NAK */
  14896. #define USB_OTG_DCTL_SGONAK_Pos (9U)
  14897. #define USB_OTG_DCTL_SGONAK_Msk (0x1U << USB_OTG_DCTL_SGONAK_Pos) /*!< 0x00000200 */
  14898. #define USB_OTG_DCTL_SGONAK USB_OTG_DCTL_SGONAK_Msk /*!< Set global OUT NAK */
  14899. #define USB_OTG_DCTL_CGONAK_Pos (10U)
  14900. #define USB_OTG_DCTL_CGONAK_Msk (0x1U << USB_OTG_DCTL_CGONAK_Pos) /*!< 0x00000400 */
  14901. #define USB_OTG_DCTL_CGONAK USB_OTG_DCTL_CGONAK_Msk /*!< Clear global OUT NAK */
  14902. #define USB_OTG_DCTL_POPRGDNE_Pos (11U)
  14903. #define USB_OTG_DCTL_POPRGDNE_Msk (0x1U << USB_OTG_DCTL_POPRGDNE_Pos) /*!< 0x00000800 */
  14904. #define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk /*!< Power-on programming done */
  14905. /******************** Bit definition for USB_OTG_HFIR register ********************/
  14906. #define USB_OTG_HFIR_FRIVL_Pos (0U)
  14907. #define USB_OTG_HFIR_FRIVL_Msk (0xFFFFU << USB_OTG_HFIR_FRIVL_Pos) /*!< 0x0000FFFF */
  14908. #define USB_OTG_HFIR_FRIVL USB_OTG_HFIR_FRIVL_Msk /*!< Frame interval */
  14909. /******************** Bit definition for USB_OTG_HFNUM register ********************/
  14910. #define USB_OTG_HFNUM_FRNUM_Pos (0U)
  14911. #define USB_OTG_HFNUM_FRNUM_Msk (0xFFFFU << USB_OTG_HFNUM_FRNUM_Pos) /*!< 0x0000FFFF */
  14912. #define USB_OTG_HFNUM_FRNUM USB_OTG_HFNUM_FRNUM_Msk /*!< Frame number */
  14913. #define USB_OTG_HFNUM_FTREM_Pos (16U)
  14914. #define USB_OTG_HFNUM_FTREM_Msk (0xFFFFU << USB_OTG_HFNUM_FTREM_Pos) /*!< 0xFFFF0000 */
  14915. #define USB_OTG_HFNUM_FTREM USB_OTG_HFNUM_FTREM_Msk /*!< Frame time remaining */
  14916. /******************** Bit definition for USB_OTG_DSTS register ********************/
  14917. #define USB_OTG_DSTS_SUSPSTS_Pos (0U)
  14918. #define USB_OTG_DSTS_SUSPSTS_Msk (0x1U << USB_OTG_DSTS_SUSPSTS_Pos) /*!< 0x00000001 */
  14919. #define USB_OTG_DSTS_SUSPSTS USB_OTG_DSTS_SUSPSTS_Msk /*!< Suspend status */
  14920. #define USB_OTG_DSTS_ENUMSPD_Pos (1U)
  14921. #define USB_OTG_DSTS_ENUMSPD_Msk (0x3U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000006 */
  14922. #define USB_OTG_DSTS_ENUMSPD USB_OTG_DSTS_ENUMSPD_Msk /*!< Enumerated speed */
  14923. #define USB_OTG_DSTS_ENUMSPD_0 (0x1U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000002 */
  14924. #define USB_OTG_DSTS_ENUMSPD_1 (0x2U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000004 */
  14925. #define USB_OTG_DSTS_EERR_Pos (3U)
  14926. #define USB_OTG_DSTS_EERR_Msk (0x1U << USB_OTG_DSTS_EERR_Pos) /*!< 0x00000008 */
  14927. #define USB_OTG_DSTS_EERR USB_OTG_DSTS_EERR_Msk /*!< Erratic error */
  14928. #define USB_OTG_DSTS_FNSOF_Pos (8U)
  14929. #define USB_OTG_DSTS_FNSOF_Msk (0x3FFFU << USB_OTG_DSTS_FNSOF_Pos) /*!< 0x003FFF00 */
  14930. #define USB_OTG_DSTS_FNSOF USB_OTG_DSTS_FNSOF_Msk /*!< Frame number of the received SOF */
  14931. /******************** Bit definition for USB_OTG_GAHBCFG register ********************/
  14932. #define USB_OTG_GAHBCFG_GINT_Pos (0U)
  14933. #define USB_OTG_GAHBCFG_GINT_Msk (0x1U << USB_OTG_GAHBCFG_GINT_Pos) /*!< 0x00000001 */
  14934. #define USB_OTG_GAHBCFG_GINT USB_OTG_GAHBCFG_GINT_Msk /*!< Global interrupt mask */
  14935. #define USB_OTG_GAHBCFG_HBSTLEN_Pos (1U)
  14936. #define USB_OTG_GAHBCFG_HBSTLEN_Msk (0xFU << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x0000001E */
  14937. #define USB_OTG_GAHBCFG_HBSTLEN USB_OTG_GAHBCFG_HBSTLEN_Msk /*!< Burst length/type */
  14938. #define USB_OTG_GAHBCFG_HBSTLEN_0 (0x0U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< Single */
  14939. #define USB_OTG_GAHBCFG_HBSTLEN_1 (0x1U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR */
  14940. #define USB_OTG_GAHBCFG_HBSTLEN_2 (0x3U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR4 */
  14941. #define USB_OTG_GAHBCFG_HBSTLEN_3 (0x5U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR8 */
  14942. #define USB_OTG_GAHBCFG_HBSTLEN_4 (0x7U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR16 */
  14943. #define USB_OTG_GAHBCFG_DMAEN_Pos (5U)
  14944. #define USB_OTG_GAHBCFG_DMAEN_Msk (0x1U << USB_OTG_GAHBCFG_DMAEN_Pos) /*!< 0x00000020 */
  14945. #define USB_OTG_GAHBCFG_DMAEN USB_OTG_GAHBCFG_DMAEN_Msk /*!< DMA enable */
  14946. #define USB_OTG_GAHBCFG_TXFELVL_Pos (7U)
  14947. #define USB_OTG_GAHBCFG_TXFELVL_Msk (0x1U << USB_OTG_GAHBCFG_TXFELVL_Pos) /*!< 0x00000080 */
  14948. #define USB_OTG_GAHBCFG_TXFELVL USB_OTG_GAHBCFG_TXFELVL_Msk /*!< TxFIFO empty level */
  14949. #define USB_OTG_GAHBCFG_PTXFELVL_Pos (8U)
  14950. #define USB_OTG_GAHBCFG_PTXFELVL_Msk (0x1U << USB_OTG_GAHBCFG_PTXFELVL_Pos) /*!< 0x00000100 */
  14951. #define USB_OTG_GAHBCFG_PTXFELVL USB_OTG_GAHBCFG_PTXFELVL_Msk /*!< Periodic TxFIFO empty level */
  14952. /******************** Bit definition for USB_OTG_GUSBCFG register ********************/
  14953. #define USB_OTG_GUSBCFG_TOCAL_Pos (0U)
  14954. #define USB_OTG_GUSBCFG_TOCAL_Msk (0x7U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000007 */
  14955. #define USB_OTG_GUSBCFG_TOCAL USB_OTG_GUSBCFG_TOCAL_Msk /*!< FS timeout calibration */
  14956. #define USB_OTG_GUSBCFG_TOCAL_0 (0x1U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000001 */
  14957. #define USB_OTG_GUSBCFG_TOCAL_1 (0x2U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000002 */
  14958. #define USB_OTG_GUSBCFG_TOCAL_2 (0x4U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000004 */
  14959. #define USB_OTG_GUSBCFG_PHYSEL_Pos (6U)
  14960. #define USB_OTG_GUSBCFG_PHYSEL_Msk (0x1U << USB_OTG_GUSBCFG_PHYSEL_Pos) /*!< 0x00000040 */
  14961. #define USB_OTG_GUSBCFG_PHYSEL USB_OTG_GUSBCFG_PHYSEL_Msk /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  14962. #define USB_OTG_GUSBCFG_SRPCAP_Pos (8U)
  14963. #define USB_OTG_GUSBCFG_SRPCAP_Msk (0x1U << USB_OTG_GUSBCFG_SRPCAP_Pos) /*!< 0x00000100 */
  14964. #define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk /*!< SRP-capable */
  14965. #define USB_OTG_GUSBCFG_HNPCAP_Pos (9U)
  14966. #define USB_OTG_GUSBCFG_HNPCAP_Msk (0x1U << USB_OTG_GUSBCFG_HNPCAP_Pos) /*!< 0x00000200 */
  14967. #define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk /*!< HNP-capable */
  14968. #define USB_OTG_GUSBCFG_TRDT_Pos (10U)
  14969. #define USB_OTG_GUSBCFG_TRDT_Msk (0xFU << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00003C00 */
  14970. #define USB_OTG_GUSBCFG_TRDT USB_OTG_GUSBCFG_TRDT_Msk /*!< USB turnaround time */
  14971. #define USB_OTG_GUSBCFG_TRDT_0 (0x1U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000400 */
  14972. #define USB_OTG_GUSBCFG_TRDT_1 (0x2U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000800 */
  14973. #define USB_OTG_GUSBCFG_TRDT_2 (0x4U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00001000 */
  14974. #define USB_OTG_GUSBCFG_TRDT_3 (0x8U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00002000 */
  14975. #define USB_OTG_GUSBCFG_PHYLPCS_Pos (15U)
  14976. #define USB_OTG_GUSBCFG_PHYLPCS_Msk (0x1U << USB_OTG_GUSBCFG_PHYLPCS_Pos) /*!< 0x00008000 */
  14977. #define USB_OTG_GUSBCFG_PHYLPCS USB_OTG_GUSBCFG_PHYLPCS_Msk /*!< PHY Low-power clock select */
  14978. #define USB_OTG_GUSBCFG_ULPIFSLS_Pos (17U)
  14979. #define USB_OTG_GUSBCFG_ULPIFSLS_Msk (0x1U << USB_OTG_GUSBCFG_ULPIFSLS_Pos) /*!< 0x00020000 */
  14980. #define USB_OTG_GUSBCFG_ULPIFSLS USB_OTG_GUSBCFG_ULPIFSLS_Msk /*!< ULPI FS/LS select */
  14981. #define USB_OTG_GUSBCFG_ULPIAR_Pos (18U)
  14982. #define USB_OTG_GUSBCFG_ULPIAR_Msk (0x1U << USB_OTG_GUSBCFG_ULPIAR_Pos) /*!< 0x00040000 */
  14983. #define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk /*!< ULPI Auto-resume */
  14984. #define USB_OTG_GUSBCFG_ULPICSM_Pos (19U)
  14985. #define USB_OTG_GUSBCFG_ULPICSM_Msk (0x1U << USB_OTG_GUSBCFG_ULPICSM_Pos) /*!< 0x00080000 */
  14986. #define USB_OTG_GUSBCFG_ULPICSM USB_OTG_GUSBCFG_ULPICSM_Msk /*!< ULPI Clock SuspendM */
  14987. #define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos (20U)
  14988. #define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk (0x1U << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos) /*!< 0x00100000 */
  14989. #define USB_OTG_GUSBCFG_ULPIEVBUSD USB_OTG_GUSBCFG_ULPIEVBUSD_Msk /*!< ULPI External VBUS Drive */
  14990. #define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos (21U)
  14991. #define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk (0x1U << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos) /*!< 0x00200000 */
  14992. #define USB_OTG_GUSBCFG_ULPIEVBUSI USB_OTG_GUSBCFG_ULPIEVBUSI_Msk /*!< ULPI external VBUS indicator */
  14993. #define USB_OTG_GUSBCFG_TSDPS_Pos (22U)
  14994. #define USB_OTG_GUSBCFG_TSDPS_Msk (0x1U << USB_OTG_GUSBCFG_TSDPS_Pos) /*!< 0x00400000 */
  14995. #define USB_OTG_GUSBCFG_TSDPS USB_OTG_GUSBCFG_TSDPS_Msk /*!< TermSel DLine pulsing selection */
  14996. #define USB_OTG_GUSBCFG_PCCI_Pos (23U)
  14997. #define USB_OTG_GUSBCFG_PCCI_Msk (0x1U << USB_OTG_GUSBCFG_PCCI_Pos) /*!< 0x00800000 */
  14998. #define USB_OTG_GUSBCFG_PCCI USB_OTG_GUSBCFG_PCCI_Msk /*!< Indicator complement */
  14999. #define USB_OTG_GUSBCFG_PTCI_Pos (24U)
  15000. #define USB_OTG_GUSBCFG_PTCI_Msk (0x1U << USB_OTG_GUSBCFG_PTCI_Pos) /*!< 0x01000000 */
  15001. #define USB_OTG_GUSBCFG_PTCI USB_OTG_GUSBCFG_PTCI_Msk /*!< Indicator pass through */
  15002. #define USB_OTG_GUSBCFG_ULPIIPD_Pos (25U)
  15003. #define USB_OTG_GUSBCFG_ULPIIPD_Msk (0x1U << USB_OTG_GUSBCFG_ULPIIPD_Pos) /*!< 0x02000000 */
  15004. #define USB_OTG_GUSBCFG_ULPIIPD USB_OTG_GUSBCFG_ULPIIPD_Msk /*!< ULPI interface protect disable */
  15005. #define USB_OTG_GUSBCFG_FHMOD_Pos (29U)
  15006. #define USB_OTG_GUSBCFG_FHMOD_Msk (0x1U << USB_OTG_GUSBCFG_FHMOD_Pos) /*!< 0x20000000 */
  15007. #define USB_OTG_GUSBCFG_FHMOD USB_OTG_GUSBCFG_FHMOD_Msk /*!< Forced host mode */
  15008. #define USB_OTG_GUSBCFG_FDMOD_Pos (30U)
  15009. #define USB_OTG_GUSBCFG_FDMOD_Msk (0x1U << USB_OTG_GUSBCFG_FDMOD_Pos) /*!< 0x40000000 */
  15010. #define USB_OTG_GUSBCFG_FDMOD USB_OTG_GUSBCFG_FDMOD_Msk /*!< Forced peripheral mode */
  15011. #define USB_OTG_GUSBCFG_CTXPKT_Pos (31U)
  15012. #define USB_OTG_GUSBCFG_CTXPKT_Msk (0x1U << USB_OTG_GUSBCFG_CTXPKT_Pos) /*!< 0x80000000 */
  15013. #define USB_OTG_GUSBCFG_CTXPKT USB_OTG_GUSBCFG_CTXPKT_Msk /*!< Corrupt Tx packet */
  15014. /******************** Bit definition for USB_OTG_GRSTCTL register ********************/
  15015. #define USB_OTG_GRSTCTL_CSRST_Pos (0U)
  15016. #define USB_OTG_GRSTCTL_CSRST_Msk (0x1U << USB_OTG_GRSTCTL_CSRST_Pos) /*!< 0x00000001 */
  15017. #define USB_OTG_GRSTCTL_CSRST USB_OTG_GRSTCTL_CSRST_Msk /*!< Core soft reset */
  15018. #define USB_OTG_GRSTCTL_HSRST_Pos (1U)
  15019. #define USB_OTG_GRSTCTL_HSRST_Msk (0x1U << USB_OTG_GRSTCTL_HSRST_Pos) /*!< 0x00000002 */
  15020. #define USB_OTG_GRSTCTL_HSRST USB_OTG_GRSTCTL_HSRST_Msk /*!< HCLK soft reset */
  15021. #define USB_OTG_GRSTCTL_FCRST_Pos (2U)
  15022. #define USB_OTG_GRSTCTL_FCRST_Msk (0x1U << USB_OTG_GRSTCTL_FCRST_Pos) /*!< 0x00000004 */
  15023. #define USB_OTG_GRSTCTL_FCRST USB_OTG_GRSTCTL_FCRST_Msk /*!< Host frame counter reset */
  15024. #define USB_OTG_GRSTCTL_RXFFLSH_Pos (4U)
  15025. #define USB_OTG_GRSTCTL_RXFFLSH_Msk (0x1U << USB_OTG_GRSTCTL_RXFFLSH_Pos) /*!< 0x00000010 */
  15026. #define USB_OTG_GRSTCTL_RXFFLSH USB_OTG_GRSTCTL_RXFFLSH_Msk /*!< RxFIFO flush */
  15027. #define USB_OTG_GRSTCTL_TXFFLSH_Pos (5U)
  15028. #define USB_OTG_GRSTCTL_TXFFLSH_Msk (0x1U << USB_OTG_GRSTCTL_TXFFLSH_Pos) /*!< 0x00000020 */
  15029. #define USB_OTG_GRSTCTL_TXFFLSH USB_OTG_GRSTCTL_TXFFLSH_Msk /*!< TxFIFO flush */
  15030. #define USB_OTG_GRSTCTL_TXFNUM_Pos (6U)
  15031. #define USB_OTG_GRSTCTL_TXFNUM_Msk (0x1FU << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x000007C0 */
  15032. #define USB_OTG_GRSTCTL_TXFNUM USB_OTG_GRSTCTL_TXFNUM_Msk /*!< TxFIFO number */
  15033. #define USB_OTG_GRSTCTL_TXFNUM_0 (0x01U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000040 */
  15034. #define USB_OTG_GRSTCTL_TXFNUM_1 (0x02U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000080 */
  15035. #define USB_OTG_GRSTCTL_TXFNUM_2 (0x04U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000100 */
  15036. #define USB_OTG_GRSTCTL_TXFNUM_3 (0x08U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000200 */
  15037. #define USB_OTG_GRSTCTL_TXFNUM_4 (0x10U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000400 */
  15038. #define USB_OTG_GRSTCTL_DMAREQ_Pos (30U)
  15039. #define USB_OTG_GRSTCTL_DMAREQ_Msk (0x1U << USB_OTG_GRSTCTL_DMAREQ_Pos) /*!< 0x40000000 */
  15040. #define USB_OTG_GRSTCTL_DMAREQ USB_OTG_GRSTCTL_DMAREQ_Msk /*!< DMA request signal */
  15041. #define USB_OTG_GRSTCTL_AHBIDL_Pos (31U)
  15042. #define USB_OTG_GRSTCTL_AHBIDL_Msk (0x1U << USB_OTG_GRSTCTL_AHBIDL_Pos) /*!< 0x80000000 */
  15043. #define USB_OTG_GRSTCTL_AHBIDL USB_OTG_GRSTCTL_AHBIDL_Msk /*!< AHB master idle */
  15044. /******************** Bit definition for USB_OTG_DIEPMSK register ********************/
  15045. #define USB_OTG_DIEPMSK_XFRCM_Pos (0U)
  15046. #define USB_OTG_DIEPMSK_XFRCM_Msk (0x1U << USB_OTG_DIEPMSK_XFRCM_Pos) /*!< 0x00000001 */
  15047. #define USB_OTG_DIEPMSK_XFRCM USB_OTG_DIEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */
  15048. #define USB_OTG_DIEPMSK_EPDM_Pos (1U)
  15049. #define USB_OTG_DIEPMSK_EPDM_Msk (0x1U << USB_OTG_DIEPMSK_EPDM_Pos) /*!< 0x00000002 */
  15050. #define USB_OTG_DIEPMSK_EPDM USB_OTG_DIEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  15051. #define USB_OTG_DIEPMSK_TOM_Pos (3U)
  15052. #define USB_OTG_DIEPMSK_TOM_Msk (0x1U << USB_OTG_DIEPMSK_TOM_Pos) /*!< 0x00000008 */
  15053. #define USB_OTG_DIEPMSK_TOM USB_OTG_DIEPMSK_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */
  15054. #define USB_OTG_DIEPMSK_ITTXFEMSK_Pos (4U)
  15055. #define USB_OTG_DIEPMSK_ITTXFEMSK_Msk (0x1U << USB_OTG_DIEPMSK_ITTXFEMSK_Pos) /*!< 0x00000010 */
  15056. #define USB_OTG_DIEPMSK_ITTXFEMSK USB_OTG_DIEPMSK_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  15057. #define USB_OTG_DIEPMSK_INEPNMM_Pos (5U)
  15058. #define USB_OTG_DIEPMSK_INEPNMM_Msk (0x1U << USB_OTG_DIEPMSK_INEPNMM_Pos) /*!< 0x00000020 */
  15059. #define USB_OTG_DIEPMSK_INEPNMM USB_OTG_DIEPMSK_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  15060. #define USB_OTG_DIEPMSK_INEPNEM_Pos (6U)
  15061. #define USB_OTG_DIEPMSK_INEPNEM_Msk (0x1U << USB_OTG_DIEPMSK_INEPNEM_Pos) /*!< 0x00000040 */
  15062. #define USB_OTG_DIEPMSK_INEPNEM USB_OTG_DIEPMSK_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  15063. #define USB_OTG_DIEPMSK_TXFURM_Pos (8U)
  15064. #define USB_OTG_DIEPMSK_TXFURM_Msk (0x1U << USB_OTG_DIEPMSK_TXFURM_Pos) /*!< 0x00000100 */
  15065. #define USB_OTG_DIEPMSK_TXFURM USB_OTG_DIEPMSK_TXFURM_Msk /*!< FIFO underrun mask */
  15066. #define USB_OTG_DIEPMSK_BIM_Pos (9U)
  15067. #define USB_OTG_DIEPMSK_BIM_Msk (0x1U << USB_OTG_DIEPMSK_BIM_Pos) /*!< 0x00000200 */
  15068. #define USB_OTG_DIEPMSK_BIM USB_OTG_DIEPMSK_BIM_Msk /*!< BNA interrupt mask */
  15069. /******************** Bit definition for USB_OTG_HPTXSTS register ********************/
  15070. #define USB_OTG_HPTXSTS_PTXFSAVL_Pos (0U)
  15071. #define USB_OTG_HPTXSTS_PTXFSAVL_Msk (0xFFFFU << USB_OTG_HPTXSTS_PTXFSAVL_Pos) /*!< 0x0000FFFF */
  15072. #define USB_OTG_HPTXSTS_PTXFSAVL USB_OTG_HPTXSTS_PTXFSAVL_Msk /*!< Periodic transmit data FIFO space available */
  15073. #define USB_OTG_HPTXSTS_PTXQSAV_Pos (16U)
  15074. #define USB_OTG_HPTXSTS_PTXQSAV_Msk (0xFFU << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00FF0000 */
  15075. #define USB_OTG_HPTXSTS_PTXQSAV USB_OTG_HPTXSTS_PTXQSAV_Msk /*!< Periodic transmit request queue space available */
  15076. #define USB_OTG_HPTXSTS_PTXQSAV_0 (0x01U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00010000 */
  15077. #define USB_OTG_HPTXSTS_PTXQSAV_1 (0x02U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00020000 */
  15078. #define USB_OTG_HPTXSTS_PTXQSAV_2 (0x04U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00040000 */
  15079. #define USB_OTG_HPTXSTS_PTXQSAV_3 (0x08U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00080000 */
  15080. #define USB_OTG_HPTXSTS_PTXQSAV_4 (0x10U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00100000 */
  15081. #define USB_OTG_HPTXSTS_PTXQSAV_5 (0x20U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00200000 */
  15082. #define USB_OTG_HPTXSTS_PTXQSAV_6 (0x40U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00400000 */
  15083. #define USB_OTG_HPTXSTS_PTXQSAV_7 (0x80U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00800000 */
  15084. #define USB_OTG_HPTXSTS_PTXQTOP_Pos (24U)
  15085. #define USB_OTG_HPTXSTS_PTXQTOP_Msk (0xFFU << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0xFF000000 */
  15086. #define USB_OTG_HPTXSTS_PTXQTOP USB_OTG_HPTXSTS_PTXQTOP_Msk /*!< Top of the periodic transmit request queue */
  15087. #define USB_OTG_HPTXSTS_PTXQTOP_0 (0x01U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x01000000 */
  15088. #define USB_OTG_HPTXSTS_PTXQTOP_1 (0x02U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x02000000 */
  15089. #define USB_OTG_HPTXSTS_PTXQTOP_2 (0x04U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x04000000 */
  15090. #define USB_OTG_HPTXSTS_PTXQTOP_3 (0x08U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x08000000 */
  15091. #define USB_OTG_HPTXSTS_PTXQTOP_4 (0x10U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x10000000 */
  15092. #define USB_OTG_HPTXSTS_PTXQTOP_5 (0x20U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x20000000 */
  15093. #define USB_OTG_HPTXSTS_PTXQTOP_6 (0x40U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x40000000 */
  15094. #define USB_OTG_HPTXSTS_PTXQTOP_7 (0x80U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x80000000 */
  15095. /******************** Bit definition for USB_OTG_HAINT register ********************/
  15096. #define USB_OTG_HAINT_HAINT_Pos (0U)
  15097. #define USB_OTG_HAINT_HAINT_Msk (0xFFFFU << USB_OTG_HAINT_HAINT_Pos) /*!< 0x0000FFFF */
  15098. #define USB_OTG_HAINT_HAINT USB_OTG_HAINT_HAINT_Msk /*!< Channel interrupts */
  15099. /******************** Bit definition for USB_OTG_DOEPMSK register ********************/
  15100. #define USB_OTG_DOEPMSK_XFRCM_Pos (0U)
  15101. #define USB_OTG_DOEPMSK_XFRCM_Msk (0x1U << USB_OTG_DOEPMSK_XFRCM_Pos) /*!< 0x00000001 */
  15102. #define USB_OTG_DOEPMSK_XFRCM USB_OTG_DOEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */
  15103. #define USB_OTG_DOEPMSK_EPDM_Pos (1U)
  15104. #define USB_OTG_DOEPMSK_EPDM_Msk (0x1U << USB_OTG_DOEPMSK_EPDM_Pos) /*!< 0x00000002 */
  15105. #define USB_OTG_DOEPMSK_EPDM USB_OTG_DOEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  15106. #define USB_OTG_DOEPMSK_STUPM_Pos (3U)
  15107. #define USB_OTG_DOEPMSK_STUPM_Msk (0x1U << USB_OTG_DOEPMSK_STUPM_Pos) /*!< 0x00000008 */
  15108. #define USB_OTG_DOEPMSK_STUPM USB_OTG_DOEPMSK_STUPM_Msk /*!< SETUP phase done mask */
  15109. #define USB_OTG_DOEPMSK_OTEPDM_Pos (4U)
  15110. #define USB_OTG_DOEPMSK_OTEPDM_Msk (0x1U << USB_OTG_DOEPMSK_OTEPDM_Pos) /*!< 0x00000010 */
  15111. #define USB_OTG_DOEPMSK_OTEPDM USB_OTG_DOEPMSK_OTEPDM_Msk /*!< OUT token received when endpoint disabled mask */
  15112. #define USB_OTG_DOEPMSK_OTEPSPRM_Pos (5U)
  15113. #define USB_OTG_DOEPMSK_OTEPSPRM_Msk (0x1U << USB_OTG_DOEPMSK_OTEPSPRM_Pos) /*!< 0x00000020 */
  15114. #define USB_OTG_DOEPMSK_OTEPSPRM USB_OTG_DOEPMSK_OTEPSPRM_Msk /*!< Status Phase Received mask */
  15115. #define USB_OTG_DOEPMSK_B2BSTUP_Pos (6U)
  15116. #define USB_OTG_DOEPMSK_B2BSTUP_Msk (0x1U << USB_OTG_DOEPMSK_B2BSTUP_Pos) /*!< 0x00000040 */
  15117. #define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk /*!< Back-to-back SETUP packets received mask */
  15118. #define USB_OTG_DOEPMSK_OPEM_Pos (8U)
  15119. #define USB_OTG_DOEPMSK_OPEM_Msk (0x1U << USB_OTG_DOEPMSK_OPEM_Pos) /*!< 0x00000100 */
  15120. #define USB_OTG_DOEPMSK_OPEM USB_OTG_DOEPMSK_OPEM_Msk /*!< OUT packet error mask */
  15121. #define USB_OTG_DOEPMSK_BOIM_Pos (9U)
  15122. #define USB_OTG_DOEPMSK_BOIM_Msk (0x1U << USB_OTG_DOEPMSK_BOIM_Pos) /*!< 0x00000200 */
  15123. #define USB_OTG_DOEPMSK_BOIM USB_OTG_DOEPMSK_BOIM_Msk /*!< BNA interrupt mask */
  15124. /******************** Bit definition for USB_OTG_GINTSTS register ********************/
  15125. #define USB_OTG_GINTSTS_CMOD_Pos (0U)
  15126. #define USB_OTG_GINTSTS_CMOD_Msk (0x1U << USB_OTG_GINTSTS_CMOD_Pos) /*!< 0x00000001 */
  15127. #define USB_OTG_GINTSTS_CMOD USB_OTG_GINTSTS_CMOD_Msk /*!< Current mode of operation */
  15128. #define USB_OTG_GINTSTS_MMIS_Pos (1U)
  15129. #define USB_OTG_GINTSTS_MMIS_Msk (0x1U << USB_OTG_GINTSTS_MMIS_Pos) /*!< 0x00000002 */
  15130. #define USB_OTG_GINTSTS_MMIS USB_OTG_GINTSTS_MMIS_Msk /*!< Mode mismatch interrupt */
  15131. #define USB_OTG_GINTSTS_OTGINT_Pos (2U)
  15132. #define USB_OTG_GINTSTS_OTGINT_Msk (0x1U << USB_OTG_GINTSTS_OTGINT_Pos) /*!< 0x00000004 */
  15133. #define USB_OTG_GINTSTS_OTGINT USB_OTG_GINTSTS_OTGINT_Msk /*!< OTG interrupt */
  15134. #define USB_OTG_GINTSTS_SOF_Pos (3U)
  15135. #define USB_OTG_GINTSTS_SOF_Msk (0x1U << USB_OTG_GINTSTS_SOF_Pos) /*!< 0x00000008 */
  15136. #define USB_OTG_GINTSTS_SOF USB_OTG_GINTSTS_SOF_Msk /*!< Start of frame */
  15137. #define USB_OTG_GINTSTS_RXFLVL_Pos (4U)
  15138. #define USB_OTG_GINTSTS_RXFLVL_Msk (0x1U << USB_OTG_GINTSTS_RXFLVL_Pos) /*!< 0x00000010 */
  15139. #define USB_OTG_GINTSTS_RXFLVL USB_OTG_GINTSTS_RXFLVL_Msk /*!< RxFIFO nonempty */
  15140. #define USB_OTG_GINTSTS_NPTXFE_Pos (5U)
  15141. #define USB_OTG_GINTSTS_NPTXFE_Msk (0x1U << USB_OTG_GINTSTS_NPTXFE_Pos) /*!< 0x00000020 */
  15142. #define USB_OTG_GINTSTS_NPTXFE USB_OTG_GINTSTS_NPTXFE_Msk /*!< Nonperiodic TxFIFO empty */
  15143. #define USB_OTG_GINTSTS_GINAKEFF_Pos (6U)
  15144. #define USB_OTG_GINTSTS_GINAKEFF_Msk (0x1U << USB_OTG_GINTSTS_GINAKEFF_Pos) /*!< 0x00000040 */
  15145. #define USB_OTG_GINTSTS_GINAKEFF USB_OTG_GINTSTS_GINAKEFF_Msk /*!< Global IN nonperiodic NAK effective */
  15146. #define USB_OTG_GINTSTS_BOUTNAKEFF_Pos (7U)
  15147. #define USB_OTG_GINTSTS_BOUTNAKEFF_Msk (0x1U << USB_OTG_GINTSTS_BOUTNAKEFF_Pos) /*!< 0x00000080 */
  15148. #define USB_OTG_GINTSTS_BOUTNAKEFF USB_OTG_GINTSTS_BOUTNAKEFF_Msk /*!< Global OUT NAK effective */
  15149. #define USB_OTG_GINTSTS_ESUSP_Pos (10U)
  15150. #define USB_OTG_GINTSTS_ESUSP_Msk (0x1U << USB_OTG_GINTSTS_ESUSP_Pos) /*!< 0x00000400 */
  15151. #define USB_OTG_GINTSTS_ESUSP USB_OTG_GINTSTS_ESUSP_Msk /*!< Early suspend */
  15152. #define USB_OTG_GINTSTS_USBSUSP_Pos (11U)
  15153. #define USB_OTG_GINTSTS_USBSUSP_Msk (0x1U << USB_OTG_GINTSTS_USBSUSP_Pos) /*!< 0x00000800 */
  15154. #define USB_OTG_GINTSTS_USBSUSP USB_OTG_GINTSTS_USBSUSP_Msk /*!< USB suspend */
  15155. #define USB_OTG_GINTSTS_USBRST_Pos (12U)
  15156. #define USB_OTG_GINTSTS_USBRST_Msk (0x1U << USB_OTG_GINTSTS_USBRST_Pos) /*!< 0x00001000 */
  15157. #define USB_OTG_GINTSTS_USBRST USB_OTG_GINTSTS_USBRST_Msk /*!< USB reset */
  15158. #define USB_OTG_GINTSTS_ENUMDNE_Pos (13U)
  15159. #define USB_OTG_GINTSTS_ENUMDNE_Msk (0x1U << USB_OTG_GINTSTS_ENUMDNE_Pos) /*!< 0x00002000 */
  15160. #define USB_OTG_GINTSTS_ENUMDNE USB_OTG_GINTSTS_ENUMDNE_Msk /*!< Enumeration done */
  15161. #define USB_OTG_GINTSTS_ISOODRP_Pos (14U)
  15162. #define USB_OTG_GINTSTS_ISOODRP_Msk (0x1U << USB_OTG_GINTSTS_ISOODRP_Pos) /*!< 0x00004000 */
  15163. #define USB_OTG_GINTSTS_ISOODRP USB_OTG_GINTSTS_ISOODRP_Msk /*!< Isochronous OUT packet dropped interrupt */
  15164. #define USB_OTG_GINTSTS_EOPF_Pos (15U)
  15165. #define USB_OTG_GINTSTS_EOPF_Msk (0x1U << USB_OTG_GINTSTS_EOPF_Pos) /*!< 0x00008000 */
  15166. #define USB_OTG_GINTSTS_EOPF USB_OTG_GINTSTS_EOPF_Msk /*!< End of periodic frame interrupt */
  15167. #define USB_OTG_GINTSTS_IEPINT_Pos (18U)
  15168. #define USB_OTG_GINTSTS_IEPINT_Msk (0x1U << USB_OTG_GINTSTS_IEPINT_Pos) /*!< 0x00040000 */
  15169. #define USB_OTG_GINTSTS_IEPINT USB_OTG_GINTSTS_IEPINT_Msk /*!< IN endpoint interrupt */
  15170. #define USB_OTG_GINTSTS_OEPINT_Pos (19U)
  15171. #define USB_OTG_GINTSTS_OEPINT_Msk (0x1U << USB_OTG_GINTSTS_OEPINT_Pos) /*!< 0x00080000 */
  15172. #define USB_OTG_GINTSTS_OEPINT USB_OTG_GINTSTS_OEPINT_Msk /*!< OUT endpoint interrupt */
  15173. #define USB_OTG_GINTSTS_IISOIXFR_Pos (20U)
  15174. #define USB_OTG_GINTSTS_IISOIXFR_Msk (0x1U << USB_OTG_GINTSTS_IISOIXFR_Pos) /*!< 0x00100000 */
  15175. #define USB_OTG_GINTSTS_IISOIXFR USB_OTG_GINTSTS_IISOIXFR_Msk /*!< Incomplete isochronous IN transfer */
  15176. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos (21U)
  15177. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk (0x1U << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos) /*!< 0x00200000 */
  15178. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk /*!< Incomplete periodic transfer */
  15179. #define USB_OTG_GINTSTS_DATAFSUSP_Pos (22U)
  15180. #define USB_OTG_GINTSTS_DATAFSUSP_Msk (0x1U << USB_OTG_GINTSTS_DATAFSUSP_Pos) /*!< 0x00400000 */
  15181. #define USB_OTG_GINTSTS_DATAFSUSP USB_OTG_GINTSTS_DATAFSUSP_Msk /*!< Data fetch suspended */
  15182. #define USB_OTG_GINTSTS_RSTDET_Pos (23U)
  15183. #define USB_OTG_GINTSTS_RSTDET_Msk (0x1U << USB_OTG_GINTSTS_RSTDET_Pos) /*!< 0x00800000 */
  15184. #define USB_OTG_GINTSTS_RSTDET USB_OTG_GINTSTS_RSTDET_Msk /*!< Reset detected interrupt */
  15185. #define USB_OTG_GINTSTS_HPRTINT_Pos (24U)
  15186. #define USB_OTG_GINTSTS_HPRTINT_Msk (0x1U << USB_OTG_GINTSTS_HPRTINT_Pos) /*!< 0x01000000 */
  15187. #define USB_OTG_GINTSTS_HPRTINT USB_OTG_GINTSTS_HPRTINT_Msk /*!< Host port interrupt */
  15188. #define USB_OTG_GINTSTS_HCINT_Pos (25U)
  15189. #define USB_OTG_GINTSTS_HCINT_Msk (0x1U << USB_OTG_GINTSTS_HCINT_Pos) /*!< 0x02000000 */
  15190. #define USB_OTG_GINTSTS_HCINT USB_OTG_GINTSTS_HCINT_Msk /*!< Host channels interrupt */
  15191. #define USB_OTG_GINTSTS_PTXFE_Pos (26U)
  15192. #define USB_OTG_GINTSTS_PTXFE_Msk (0x1U << USB_OTG_GINTSTS_PTXFE_Pos) /*!< 0x04000000 */
  15193. #define USB_OTG_GINTSTS_PTXFE USB_OTG_GINTSTS_PTXFE_Msk /*!< Periodic TxFIFO empty */
  15194. #define USB_OTG_GINTSTS_LPMINT_Pos (27U)
  15195. #define USB_OTG_GINTSTS_LPMINT_Msk (0x1U << USB_OTG_GINTSTS_LPMINT_Pos) /*!< 0x08000000 */
  15196. #define USB_OTG_GINTSTS_LPMINT USB_OTG_GINTSTS_LPMINT_Msk /*!< LPM interrupt */
  15197. #define USB_OTG_GINTSTS_CIDSCHG_Pos (28U)
  15198. #define USB_OTG_GINTSTS_CIDSCHG_Msk (0x1U << USB_OTG_GINTSTS_CIDSCHG_Pos) /*!< 0x10000000 */
  15199. #define USB_OTG_GINTSTS_CIDSCHG USB_OTG_GINTSTS_CIDSCHG_Msk /*!< Connector ID status change */
  15200. #define USB_OTG_GINTSTS_DISCINT_Pos (29U)
  15201. #define USB_OTG_GINTSTS_DISCINT_Msk (0x1U << USB_OTG_GINTSTS_DISCINT_Pos) /*!< 0x20000000 */
  15202. #define USB_OTG_GINTSTS_DISCINT USB_OTG_GINTSTS_DISCINT_Msk /*!< Disconnect detected interrupt */
  15203. #define USB_OTG_GINTSTS_SRQINT_Pos (30U)
  15204. #define USB_OTG_GINTSTS_SRQINT_Msk (0x1U << USB_OTG_GINTSTS_SRQINT_Pos) /*!< 0x40000000 */
  15205. #define USB_OTG_GINTSTS_SRQINT USB_OTG_GINTSTS_SRQINT_Msk /*!< Session request/new session detected interrupt */
  15206. #define USB_OTG_GINTSTS_WKUINT_Pos (31U)
  15207. #define USB_OTG_GINTSTS_WKUINT_Msk (0x1U << USB_OTG_GINTSTS_WKUINT_Pos) /*!< 0x80000000 */
  15208. #define USB_OTG_GINTSTS_WKUINT USB_OTG_GINTSTS_WKUINT_Msk /*!< Resume/remote wakeup detected interrupt */
  15209. /******************** Bit definition for USB_OTG_GINTMSK register ********************/
  15210. #define USB_OTG_GINTMSK_MMISM_Pos (1U)
  15211. #define USB_OTG_GINTMSK_MMISM_Msk (0x1U << USB_OTG_GINTMSK_MMISM_Pos) /*!< 0x00000002 */
  15212. #define USB_OTG_GINTMSK_MMISM USB_OTG_GINTMSK_MMISM_Msk /*!< Mode mismatch interrupt mask */
  15213. #define USB_OTG_GINTMSK_OTGINT_Pos (2U)
  15214. #define USB_OTG_GINTMSK_OTGINT_Msk (0x1U << USB_OTG_GINTMSK_OTGINT_Pos) /*!< 0x00000004 */
  15215. #define USB_OTG_GINTMSK_OTGINT USB_OTG_GINTMSK_OTGINT_Msk /*!< OTG interrupt mask */
  15216. #define USB_OTG_GINTMSK_SOFM_Pos (3U)
  15217. #define USB_OTG_GINTMSK_SOFM_Msk (0x1U << USB_OTG_GINTMSK_SOFM_Pos) /*!< 0x00000008 */
  15218. #define USB_OTG_GINTMSK_SOFM USB_OTG_GINTMSK_SOFM_Msk /*!< Start of frame mask */
  15219. #define USB_OTG_GINTMSK_RXFLVLM_Pos (4U)
  15220. #define USB_OTG_GINTMSK_RXFLVLM_Msk (0x1U << USB_OTG_GINTMSK_RXFLVLM_Pos) /*!< 0x00000010 */
  15221. #define USB_OTG_GINTMSK_RXFLVLM USB_OTG_GINTMSK_RXFLVLM_Msk /*!< Receive FIFO nonempty mask */
  15222. #define USB_OTG_GINTMSK_NPTXFEM_Pos (5U)
  15223. #define USB_OTG_GINTMSK_NPTXFEM_Msk (0x1U << USB_OTG_GINTMSK_NPTXFEM_Pos) /*!< 0x00000020 */
  15224. #define USB_OTG_GINTMSK_NPTXFEM USB_OTG_GINTMSK_NPTXFEM_Msk /*!< Nonperiodic TxFIFO empty mask */
  15225. #define USB_OTG_GINTMSK_GINAKEFFM_Pos (6U)
  15226. #define USB_OTG_GINTMSK_GINAKEFFM_Msk (0x1U << USB_OTG_GINTMSK_GINAKEFFM_Pos) /*!< 0x00000040 */
  15227. #define USB_OTG_GINTMSK_GINAKEFFM USB_OTG_GINTMSK_GINAKEFFM_Msk /*!< Global nonperiodic IN NAK effective mask */
  15228. #define USB_OTG_GINTMSK_GONAKEFFM_Pos (7U)
  15229. #define USB_OTG_GINTMSK_GONAKEFFM_Msk (0x1U << USB_OTG_GINTMSK_GONAKEFFM_Pos) /*!< 0x00000080 */
  15230. #define USB_OTG_GINTMSK_GONAKEFFM USB_OTG_GINTMSK_GONAKEFFM_Msk /*!< Global OUT NAK effective mask */
  15231. #define USB_OTG_GINTMSK_ESUSPM_Pos (10U)
  15232. #define USB_OTG_GINTMSK_ESUSPM_Msk (0x1U << USB_OTG_GINTMSK_ESUSPM_Pos) /*!< 0x00000400 */
  15233. #define USB_OTG_GINTMSK_ESUSPM USB_OTG_GINTMSK_ESUSPM_Msk /*!< Early suspend mask */
  15234. #define USB_OTG_GINTMSK_USBSUSPM_Pos (11U)
  15235. #define USB_OTG_GINTMSK_USBSUSPM_Msk (0x1U << USB_OTG_GINTMSK_USBSUSPM_Pos) /*!< 0x00000800 */
  15236. #define USB_OTG_GINTMSK_USBSUSPM USB_OTG_GINTMSK_USBSUSPM_Msk /*!< USB suspend mask */
  15237. #define USB_OTG_GINTMSK_USBRST_Pos (12U)
  15238. #define USB_OTG_GINTMSK_USBRST_Msk (0x1U << USB_OTG_GINTMSK_USBRST_Pos) /*!< 0x00001000 */
  15239. #define USB_OTG_GINTMSK_USBRST USB_OTG_GINTMSK_USBRST_Msk /*!< USB reset mask */
  15240. #define USB_OTG_GINTMSK_ENUMDNEM_Pos (13U)
  15241. #define USB_OTG_GINTMSK_ENUMDNEM_Msk (0x1U << USB_OTG_GINTMSK_ENUMDNEM_Pos) /*!< 0x00002000 */
  15242. #define USB_OTG_GINTMSK_ENUMDNEM USB_OTG_GINTMSK_ENUMDNEM_Msk /*!< Enumeration done mask */
  15243. #define USB_OTG_GINTMSK_ISOODRPM_Pos (14U)
  15244. #define USB_OTG_GINTMSK_ISOODRPM_Msk (0x1U << USB_OTG_GINTMSK_ISOODRPM_Pos) /*!< 0x00004000 */
  15245. #define USB_OTG_GINTMSK_ISOODRPM USB_OTG_GINTMSK_ISOODRPM_Msk /*!< Isochronous OUT packet dropped interrupt mask */
  15246. #define USB_OTG_GINTMSK_EOPFM_Pos (15U)
  15247. #define USB_OTG_GINTMSK_EOPFM_Msk (0x1U << USB_OTG_GINTMSK_EOPFM_Pos) /*!< 0x00008000 */
  15248. #define USB_OTG_GINTMSK_EOPFM USB_OTG_GINTMSK_EOPFM_Msk /*!< End of periodic frame interrupt mask */
  15249. #define USB_OTG_GINTMSK_EPMISM_Pos (17U)
  15250. #define USB_OTG_GINTMSK_EPMISM_Msk (0x1U << USB_OTG_GINTMSK_EPMISM_Pos) /*!< 0x00020000 */
  15251. #define USB_OTG_GINTMSK_EPMISM USB_OTG_GINTMSK_EPMISM_Msk /*!< Endpoint mismatch interrupt mask */
  15252. #define USB_OTG_GINTMSK_IEPINT_Pos (18U)
  15253. #define USB_OTG_GINTMSK_IEPINT_Msk (0x1U << USB_OTG_GINTMSK_IEPINT_Pos) /*!< 0x00040000 */
  15254. #define USB_OTG_GINTMSK_IEPINT USB_OTG_GINTMSK_IEPINT_Msk /*!< IN endpoints interrupt mask */
  15255. #define USB_OTG_GINTMSK_OEPINT_Pos (19U)
  15256. #define USB_OTG_GINTMSK_OEPINT_Msk (0x1U << USB_OTG_GINTMSK_OEPINT_Pos) /*!< 0x00080000 */
  15257. #define USB_OTG_GINTMSK_OEPINT USB_OTG_GINTMSK_OEPINT_Msk /*!< OUT endpoints interrupt mask */
  15258. #define USB_OTG_GINTMSK_IISOIXFRM_Pos (20U)
  15259. #define USB_OTG_GINTMSK_IISOIXFRM_Msk (0x1U << USB_OTG_GINTMSK_IISOIXFRM_Pos) /*!< 0x00100000 */
  15260. #define USB_OTG_GINTMSK_IISOIXFRM USB_OTG_GINTMSK_IISOIXFRM_Msk /*!< Incomplete isochronous IN transfer mask */
  15261. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos (21U)
  15262. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk (0x1U << USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos) /*!< 0x00200000 */
  15263. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk /*!< Incomplete periodic transfer mask */
  15264. #define USB_OTG_GINTMSK_FSUSPM_Pos (22U)
  15265. #define USB_OTG_GINTMSK_FSUSPM_Msk (0x1U << USB_OTG_GINTMSK_FSUSPM_Pos) /*!< 0x00400000 */
  15266. #define USB_OTG_GINTMSK_FSUSPM USB_OTG_GINTMSK_FSUSPM_Msk /*!< Data fetch suspended mask */
  15267. #define USB_OTG_GINTMSK_RSTDEM_Pos (23U)
  15268. #define USB_OTG_GINTMSK_RSTDEM_Msk (0x1U << USB_OTG_GINTMSK_RSTDEM_Pos) /*!< 0x00800000 */
  15269. #define USB_OTG_GINTMSK_RSTDEM USB_OTG_GINTMSK_RSTDEM_Msk /*!< Reset detected interrupt mask */
  15270. #define USB_OTG_GINTMSK_PRTIM_Pos (24U)
  15271. #define USB_OTG_GINTMSK_PRTIM_Msk (0x1U << USB_OTG_GINTMSK_PRTIM_Pos) /*!< 0x01000000 */
  15272. #define USB_OTG_GINTMSK_PRTIM USB_OTG_GINTMSK_PRTIM_Msk /*!< Host port interrupt mask */
  15273. #define USB_OTG_GINTMSK_HCIM_Pos (25U)
  15274. #define USB_OTG_GINTMSK_HCIM_Msk (0x1U << USB_OTG_GINTMSK_HCIM_Pos) /*!< 0x02000000 */
  15275. #define USB_OTG_GINTMSK_HCIM USB_OTG_GINTMSK_HCIM_Msk /*!< Host channels interrupt mask */
  15276. #define USB_OTG_GINTMSK_PTXFEM_Pos (26U)
  15277. #define USB_OTG_GINTMSK_PTXFEM_Msk (0x1U << USB_OTG_GINTMSK_PTXFEM_Pos) /*!< 0x04000000 */
  15278. #define USB_OTG_GINTMSK_PTXFEM USB_OTG_GINTMSK_PTXFEM_Msk /*!< Periodic TxFIFO empty mask */
  15279. #define USB_OTG_GINTMSK_LPMINTM_Pos (27U)
  15280. #define USB_OTG_GINTMSK_LPMINTM_Msk (0x1U << USB_OTG_GINTMSK_LPMINTM_Pos) /*!< 0x08000000 */
  15281. #define USB_OTG_GINTMSK_LPMINTM USB_OTG_GINTMSK_LPMINTM_Msk /*!< LPM interrupt Mask */
  15282. #define USB_OTG_GINTMSK_CIDSCHGM_Pos (28U)
  15283. #define USB_OTG_GINTMSK_CIDSCHGM_Msk (0x1U << USB_OTG_GINTMSK_CIDSCHGM_Pos) /*!< 0x10000000 */
  15284. #define USB_OTG_GINTMSK_CIDSCHGM USB_OTG_GINTMSK_CIDSCHGM_Msk /*!< Connector ID status change mask */
  15285. #define USB_OTG_GINTMSK_DISCINT_Pos (29U)
  15286. #define USB_OTG_GINTMSK_DISCINT_Msk (0x1U << USB_OTG_GINTMSK_DISCINT_Pos) /*!< 0x20000000 */
  15287. #define USB_OTG_GINTMSK_DISCINT USB_OTG_GINTMSK_DISCINT_Msk /*!< Disconnect detected interrupt mask */
  15288. #define USB_OTG_GINTMSK_SRQIM_Pos (30U)
  15289. #define USB_OTG_GINTMSK_SRQIM_Msk (0x1U << USB_OTG_GINTMSK_SRQIM_Pos) /*!< 0x40000000 */
  15290. #define USB_OTG_GINTMSK_SRQIM USB_OTG_GINTMSK_SRQIM_Msk /*!< Session request/new session detected interrupt mask */
  15291. #define USB_OTG_GINTMSK_WUIM_Pos (31U)
  15292. #define USB_OTG_GINTMSK_WUIM_Msk (0x1U << USB_OTG_GINTMSK_WUIM_Pos) /*!< 0x80000000 */
  15293. #define USB_OTG_GINTMSK_WUIM USB_OTG_GINTMSK_WUIM_Msk /*!< Resume/remote wakeup detected interrupt mask */
  15294. /******************** Bit definition for USB_OTG_DAINT register ********************/
  15295. #define USB_OTG_DAINT_IEPINT_Pos (0U)
  15296. #define USB_OTG_DAINT_IEPINT_Msk (0xFFFFU << USB_OTG_DAINT_IEPINT_Pos) /*!< 0x0000FFFF */
  15297. #define USB_OTG_DAINT_IEPINT USB_OTG_DAINT_IEPINT_Msk /*!< IN endpoint interrupt bits */
  15298. #define USB_OTG_DAINT_OEPINT_Pos (16U)
  15299. #define USB_OTG_DAINT_OEPINT_Msk (0xFFFFU << USB_OTG_DAINT_OEPINT_Pos) /*!< 0xFFFF0000 */
  15300. #define USB_OTG_DAINT_OEPINT USB_OTG_DAINT_OEPINT_Msk /*!< OUT endpoint interrupt bits */
  15301. /******************** Bit definition for USB_OTG_HAINTMSK register ********************/
  15302. #define USB_OTG_HAINTMSK_HAINTM_Pos (0U)
  15303. #define USB_OTG_HAINTMSK_HAINTM_Msk (0xFFFFU << USB_OTG_HAINTMSK_HAINTM_Pos) /*!< 0x0000FFFF */
  15304. #define USB_OTG_HAINTMSK_HAINTM USB_OTG_HAINTMSK_HAINTM_Msk /*!< Channel interrupt mask */
  15305. /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
  15306. #define USB_OTG_GRXSTSP_EPNUM_Pos (0U)
  15307. #define USB_OTG_GRXSTSP_EPNUM_Msk (0xFU << USB_OTG_GRXSTSP_EPNUM_Pos) /*!< 0x0000000F */
  15308. #define USB_OTG_GRXSTSP_EPNUM USB_OTG_GRXSTSP_EPNUM_Msk /*!< IN EP interrupt mask bits */
  15309. #define USB_OTG_GRXSTSP_BCNT_Pos (4U)
  15310. #define USB_OTG_GRXSTSP_BCNT_Msk (0x7FFU << USB_OTG_GRXSTSP_BCNT_Pos) /*!< 0x00007FF0 */
  15311. #define USB_OTG_GRXSTSP_BCNT USB_OTG_GRXSTSP_BCNT_Msk /*!< OUT EP interrupt mask bits */
  15312. #define USB_OTG_GRXSTSP_DPID_Pos (15U)
  15313. #define USB_OTG_GRXSTSP_DPID_Msk (0x3U << USB_OTG_GRXSTSP_DPID_Pos) /*!< 0x00018000 */
  15314. #define USB_OTG_GRXSTSP_DPID USB_OTG_GRXSTSP_DPID_Msk /*!< OUT EP interrupt mask bits */
  15315. #define USB_OTG_GRXSTSP_PKTSTS_Pos (17U)
  15316. #define USB_OTG_GRXSTSP_PKTSTS_Msk (0xFU << USB_OTG_GRXSTSP_PKTSTS_Pos) /*!< 0x001E0000 */
  15317. #define USB_OTG_GRXSTSP_PKTSTS USB_OTG_GRXSTSP_PKTSTS_Msk /*!< OUT EP interrupt mask bits */
  15318. /******************** Bit definition for USB_OTG_DAINTMSK register ********************/
  15319. #define USB_OTG_DAINTMSK_IEPM_Pos (0U)
  15320. #define USB_OTG_DAINTMSK_IEPM_Msk (0xFFFFU << USB_OTG_DAINTMSK_IEPM_Pos) /*!< 0x0000FFFF */
  15321. #define USB_OTG_DAINTMSK_IEPM USB_OTG_DAINTMSK_IEPM_Msk /*!< IN EP interrupt mask bits */
  15322. #define USB_OTG_DAINTMSK_OEPM_Pos (16U)
  15323. #define USB_OTG_DAINTMSK_OEPM_Msk (0xFFFFU << USB_OTG_DAINTMSK_OEPM_Pos) /*!< 0xFFFF0000 */
  15324. #define USB_OTG_DAINTMSK_OEPM USB_OTG_DAINTMSK_OEPM_Msk /*!< OUT EP interrupt mask bits */
  15325. /******************** Bit definition for OTG register ********************/
  15326. #define USB_OTG_CHNUM_Pos (0U)
  15327. #define USB_OTG_CHNUM_Msk (0xFU << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */
  15328. #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */
  15329. #define USB_OTG_CHNUM_0 (0x1U << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */
  15330. #define USB_OTG_CHNUM_1 (0x2U << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */
  15331. #define USB_OTG_CHNUM_2 (0x4U << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */
  15332. #define USB_OTG_CHNUM_3 (0x8U << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */
  15333. #define USB_OTG_BCNT_Pos (4U)
  15334. #define USB_OTG_BCNT_Msk (0x7FFU << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */
  15335. #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */
  15336. #define USB_OTG_DPID_Pos (15U)
  15337. #define USB_OTG_DPID_Msk (0x3U << USB_OTG_DPID_Pos) /*!< 0x00018000 */
  15338. #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */
  15339. #define USB_OTG_DPID_0 (0x1U << USB_OTG_DPID_Pos) /*!< 0x00008000 */
  15340. #define USB_OTG_DPID_1 (0x2U << USB_OTG_DPID_Pos) /*!< 0x00010000 */
  15341. #define USB_OTG_PKTSTS_Pos (17U)
  15342. #define USB_OTG_PKTSTS_Msk (0xFU << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */
  15343. #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */
  15344. #define USB_OTG_PKTSTS_0 (0x1U << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */
  15345. #define USB_OTG_PKTSTS_1 (0x2U << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */
  15346. #define USB_OTG_PKTSTS_2 (0x4U << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */
  15347. #define USB_OTG_PKTSTS_3 (0x8U << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */
  15348. #define USB_OTG_EPNUM_Pos (0U)
  15349. #define USB_OTG_EPNUM_Msk (0xFU << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */
  15350. #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */
  15351. #define USB_OTG_EPNUM_0 (0x1U << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */
  15352. #define USB_OTG_EPNUM_1 (0x2U << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */
  15353. #define USB_OTG_EPNUM_2 (0x4U << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */
  15354. #define USB_OTG_EPNUM_3 (0x8U << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */
  15355. #define USB_OTG_FRMNUM_Pos (21U)
  15356. #define USB_OTG_FRMNUM_Msk (0xFU << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */
  15357. #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */
  15358. #define USB_OTG_FRMNUM_0 (0x1U << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */
  15359. #define USB_OTG_FRMNUM_1 (0x2U << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */
  15360. #define USB_OTG_FRMNUM_2 (0x4U << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */
  15361. #define USB_OTG_FRMNUM_3 (0x8U << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */
  15362. /******************** Bit definition for OTG register ********************/
  15363. #define USB_OTG_CHNUM_Pos (0U)
  15364. #define USB_OTG_CHNUM_Msk (0xFU << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */
  15365. #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */
  15366. #define USB_OTG_CHNUM_0 (0x1U << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */
  15367. #define USB_OTG_CHNUM_1 (0x2U << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */
  15368. #define USB_OTG_CHNUM_2 (0x4U << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */
  15369. #define USB_OTG_CHNUM_3 (0x8U << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */
  15370. #define USB_OTG_BCNT_Pos (4U)
  15371. #define USB_OTG_BCNT_Msk (0x7FFU << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */
  15372. #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */
  15373. #define USB_OTG_DPID_Pos (15U)
  15374. #define USB_OTG_DPID_Msk (0x3U << USB_OTG_DPID_Pos) /*!< 0x00018000 */
  15375. #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */
  15376. #define USB_OTG_DPID_0 (0x1U << USB_OTG_DPID_Pos) /*!< 0x00008000 */
  15377. #define USB_OTG_DPID_1 (0x2U << USB_OTG_DPID_Pos) /*!< 0x00010000 */
  15378. #define USB_OTG_PKTSTS_Pos (17U)
  15379. #define USB_OTG_PKTSTS_Msk (0xFU << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */
  15380. #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */
  15381. #define USB_OTG_PKTSTS_0 (0x1U << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */
  15382. #define USB_OTG_PKTSTS_1 (0x2U << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */
  15383. #define USB_OTG_PKTSTS_2 (0x4U << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */
  15384. #define USB_OTG_PKTSTS_3 (0x8U << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */
  15385. #define USB_OTG_EPNUM_Pos (0U)
  15386. #define USB_OTG_EPNUM_Msk (0xFU << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */
  15387. #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */
  15388. #define USB_OTG_EPNUM_0 (0x1U << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */
  15389. #define USB_OTG_EPNUM_1 (0x2U << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */
  15390. #define USB_OTG_EPNUM_2 (0x4U << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */
  15391. #define USB_OTG_EPNUM_3 (0x8U << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */
  15392. #define USB_OTG_FRMNUM_Pos (21U)
  15393. #define USB_OTG_FRMNUM_Msk (0xFU << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */
  15394. #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */
  15395. #define USB_OTG_FRMNUM_0 (0x1U << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */
  15396. #define USB_OTG_FRMNUM_1 (0x2U << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */
  15397. #define USB_OTG_FRMNUM_2 (0x4U << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */
  15398. #define USB_OTG_FRMNUM_3 (0x8U << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */
  15399. /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/
  15400. #define USB_OTG_GRXFSIZ_RXFD_Pos (0U)
  15401. #define USB_OTG_GRXFSIZ_RXFD_Msk (0xFFFFU << USB_OTG_GRXFSIZ_RXFD_Pos) /*!< 0x0000FFFF */
  15402. #define USB_OTG_GRXFSIZ_RXFD USB_OTG_GRXFSIZ_RXFD_Msk /*!< RxFIFO depth */
  15403. /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/
  15404. #define USB_OTG_DVBUSDIS_VBUSDT_Pos (0U)
  15405. #define USB_OTG_DVBUSDIS_VBUSDT_Msk (0xFFFFU << USB_OTG_DVBUSDIS_VBUSDT_Pos) /*!< 0x0000FFFF */
  15406. #define USB_OTG_DVBUSDIS_VBUSDT USB_OTG_DVBUSDIS_VBUSDT_Msk /*!< Device VBUS discharge time */
  15407. /******************** Bit definition for OTG register ********************/
  15408. #define USB_OTG_NPTXFSA_Pos (0U)
  15409. #define USB_OTG_NPTXFSA_Msk (0xFFFFU << USB_OTG_NPTXFSA_Pos) /*!< 0x0000FFFF */
  15410. #define USB_OTG_NPTXFSA USB_OTG_NPTXFSA_Msk /*!< Nonperiodic transmit RAM start address */
  15411. #define USB_OTG_NPTXFD_Pos (16U)
  15412. #define USB_OTG_NPTXFD_Msk (0xFFFFU << USB_OTG_NPTXFD_Pos) /*!< 0xFFFF0000 */
  15413. #define USB_OTG_NPTXFD USB_OTG_NPTXFD_Msk /*!< Nonperiodic TxFIFO depth */
  15414. #define USB_OTG_TX0FSA_Pos (0U)
  15415. #define USB_OTG_TX0FSA_Msk (0xFFFFU << USB_OTG_TX0FSA_Pos) /*!< 0x0000FFFF */
  15416. #define USB_OTG_TX0FSA USB_OTG_TX0FSA_Msk /*!< Endpoint 0 transmit RAM start address */
  15417. #define USB_OTG_TX0FD_Pos (16U)
  15418. #define USB_OTG_TX0FD_Msk (0xFFFFU << USB_OTG_TX0FD_Pos) /*!< 0xFFFF0000 */
  15419. #define USB_OTG_TX0FD USB_OTG_TX0FD_Msk /*!< Endpoint 0 TxFIFO depth */
  15420. /******************** Bit definition for USB_OTG_DVBUSPULSE register ********************/
  15421. #define USB_OTG_DVBUSPULSE_DVBUSP_Pos (0U)
  15422. #define USB_OTG_DVBUSPULSE_DVBUSP_Msk (0xFFFU << USB_OTG_DVBUSPULSE_DVBUSP_Pos) /*!< 0x00000FFF */
  15423. #define USB_OTG_DVBUSPULSE_DVBUSP USB_OTG_DVBUSPULSE_DVBUSP_Msk /*!< Device VBUS pulsing time */
  15424. /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/
  15425. #define USB_OTG_GNPTXSTS_NPTXFSAV_Pos (0U)
  15426. #define USB_OTG_GNPTXSTS_NPTXFSAV_Msk (0xFFFFU << USB_OTG_GNPTXSTS_NPTXFSAV_Pos) /*!< 0x0000FFFF */
  15427. #define USB_OTG_GNPTXSTS_NPTXFSAV USB_OTG_GNPTXSTS_NPTXFSAV_Msk /*!< Nonperiodic TxFIFO space available */
  15428. #define USB_OTG_GNPTXSTS_NPTQXSAV_Pos (16U)
  15429. #define USB_OTG_GNPTXSTS_NPTQXSAV_Msk (0xFFU << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00FF0000 */
  15430. #define USB_OTG_GNPTXSTS_NPTQXSAV USB_OTG_GNPTXSTS_NPTQXSAV_Msk /*!< Nonperiodic transmit request queue space available */
  15431. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 (0x01U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00010000 */
  15432. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 (0x02U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00020000 */
  15433. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 (0x04U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00040000 */
  15434. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 (0x08U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00080000 */
  15435. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 (0x10U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00100000 */
  15436. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 (0x20U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00200000 */
  15437. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 (0x40U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00400000 */
  15438. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 (0x80U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00800000 */
  15439. #define USB_OTG_GNPTXSTS_NPTXQTOP_Pos (24U)
  15440. #define USB_OTG_GNPTXSTS_NPTXQTOP_Msk (0x7FU << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x7F000000 */
  15441. #define USB_OTG_GNPTXSTS_NPTXQTOP USB_OTG_GNPTXSTS_NPTXQTOP_Msk /*!< Top of the nonperiodic transmit request queue */
  15442. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 (0x01U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x01000000 */
  15443. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 (0x02U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x02000000 */
  15444. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 (0x04U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x04000000 */
  15445. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 (0x08U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x08000000 */
  15446. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 (0x10U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x10000000 */
  15447. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 (0x20U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x20000000 */
  15448. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 (0x40U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x40000000 */
  15449. /******************** Bit definition for USB_OTG_DTHRCTL register ********************/
  15450. #define USB_OTG_DTHRCTL_NONISOTHREN_Pos (0U)
  15451. #define USB_OTG_DTHRCTL_NONISOTHREN_Msk (0x1U << USB_OTG_DTHRCTL_NONISOTHREN_Pos) /*!< 0x00000001 */
  15452. #define USB_OTG_DTHRCTL_NONISOTHREN USB_OTG_DTHRCTL_NONISOTHREN_Msk /*!< Nonisochronous IN endpoints threshold enable */
  15453. #define USB_OTG_DTHRCTL_ISOTHREN_Pos (1U)
  15454. #define USB_OTG_DTHRCTL_ISOTHREN_Msk (0x1U << USB_OTG_DTHRCTL_ISOTHREN_Pos) /*!< 0x00000002 */
  15455. #define USB_OTG_DTHRCTL_ISOTHREN USB_OTG_DTHRCTL_ISOTHREN_Msk /*!< ISO IN endpoint threshold enable */
  15456. #define USB_OTG_DTHRCTL_TXTHRLEN_Pos (2U)
  15457. #define USB_OTG_DTHRCTL_TXTHRLEN_Msk (0x1FFU << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x000007FC */
  15458. #define USB_OTG_DTHRCTL_TXTHRLEN USB_OTG_DTHRCTL_TXTHRLEN_Msk /*!< Transmit threshold length */
  15459. #define USB_OTG_DTHRCTL_TXTHRLEN_0 (0x001U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000004 */
  15460. #define USB_OTG_DTHRCTL_TXTHRLEN_1 (0x002U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000008 */
  15461. #define USB_OTG_DTHRCTL_TXTHRLEN_2 (0x004U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000010 */
  15462. #define USB_OTG_DTHRCTL_TXTHRLEN_3 (0x008U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000020 */
  15463. #define USB_OTG_DTHRCTL_TXTHRLEN_4 (0x010U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000040 */
  15464. #define USB_OTG_DTHRCTL_TXTHRLEN_5 (0x020U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000080 */
  15465. #define USB_OTG_DTHRCTL_TXTHRLEN_6 (0x040U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000100 */
  15466. #define USB_OTG_DTHRCTL_TXTHRLEN_7 (0x080U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000200 */
  15467. #define USB_OTG_DTHRCTL_TXTHRLEN_8 (0x100U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000400 */
  15468. #define USB_OTG_DTHRCTL_RXTHREN_Pos (16U)
  15469. #define USB_OTG_DTHRCTL_RXTHREN_Msk (0x1U << USB_OTG_DTHRCTL_RXTHREN_Pos) /*!< 0x00010000 */
  15470. #define USB_OTG_DTHRCTL_RXTHREN USB_OTG_DTHRCTL_RXTHREN_Msk /*!< Receive threshold enable */
  15471. #define USB_OTG_DTHRCTL_RXTHRLEN_Pos (17U)
  15472. #define USB_OTG_DTHRCTL_RXTHRLEN_Msk (0x1FFU << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x03FE0000 */
  15473. #define USB_OTG_DTHRCTL_RXTHRLEN USB_OTG_DTHRCTL_RXTHRLEN_Msk /*!< Receive threshold length */
  15474. #define USB_OTG_DTHRCTL_RXTHRLEN_0 (0x001U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00020000 */
  15475. #define USB_OTG_DTHRCTL_RXTHRLEN_1 (0x002U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00040000 */
  15476. #define USB_OTG_DTHRCTL_RXTHRLEN_2 (0x004U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00080000 */
  15477. #define USB_OTG_DTHRCTL_RXTHRLEN_3 (0x008U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00100000 */
  15478. #define USB_OTG_DTHRCTL_RXTHRLEN_4 (0x010U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00200000 */
  15479. #define USB_OTG_DTHRCTL_RXTHRLEN_5 (0x020U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00400000 */
  15480. #define USB_OTG_DTHRCTL_RXTHRLEN_6 (0x040U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00800000 */
  15481. #define USB_OTG_DTHRCTL_RXTHRLEN_7 (0x080U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x01000000 */
  15482. #define USB_OTG_DTHRCTL_RXTHRLEN_8 (0x100U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x02000000 */
  15483. #define USB_OTG_DTHRCTL_ARPEN_Pos (27U)
  15484. #define USB_OTG_DTHRCTL_ARPEN_Msk (0x1U << USB_OTG_DTHRCTL_ARPEN_Pos) /*!< 0x08000000 */
  15485. #define USB_OTG_DTHRCTL_ARPEN USB_OTG_DTHRCTL_ARPEN_Msk /*!< Arbiter parking enable */
  15486. /******************** Bit definition for USB_OTG_DIEPEMPMSK register ********************/
  15487. #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos (0U)
  15488. #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk (0xFFFFU << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos) /*!< 0x0000FFFF */
  15489. #define USB_OTG_DIEPEMPMSK_INEPTXFEM USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk /*!< IN EP Tx FIFO empty interrupt mask bits */
  15490. /******************** Bit definition for USB_OTG_DEACHINT register ********************/
  15491. #define USB_OTG_DEACHINT_IEP1INT_Pos (1U)
  15492. #define USB_OTG_DEACHINT_IEP1INT_Msk (0x1U << USB_OTG_DEACHINT_IEP1INT_Pos) /*!< 0x00000002 */
  15493. #define USB_OTG_DEACHINT_IEP1INT USB_OTG_DEACHINT_IEP1INT_Msk /*!< IN endpoint 1interrupt bit */
  15494. #define USB_OTG_DEACHINT_OEP1INT_Pos (17U)
  15495. #define USB_OTG_DEACHINT_OEP1INT_Msk (0x1U << USB_OTG_DEACHINT_OEP1INT_Pos) /*!< 0x00020000 */
  15496. #define USB_OTG_DEACHINT_OEP1INT USB_OTG_DEACHINT_OEP1INT_Msk /*!< OUT endpoint 1 interrupt bit */
  15497. /******************** Bit definition for USB_OTG_GCCFG register ********************/
  15498. #define USB_OTG_GCCFG_PWRDWN_Pos (16U)
  15499. #define USB_OTG_GCCFG_PWRDWN_Msk (0x1U << USB_OTG_GCCFG_PWRDWN_Pos) /*!< 0x00010000 */
  15500. #define USB_OTG_GCCFG_PWRDWN USB_OTG_GCCFG_PWRDWN_Msk /*!< Power down */
  15501. #define USB_OTG_GCCFG_VBDEN_Pos (21U)
  15502. #define USB_OTG_GCCFG_VBDEN_Msk (0x1U << USB_OTG_GCCFG_VBDEN_Pos) /*!< 0x00200000 */
  15503. #define USB_OTG_GCCFG_VBDEN USB_OTG_GCCFG_VBDEN_Msk /*!< USB VBUS Detection Enable */
  15504. /******************** Bit definition for USB_OTG_GPWRDN) register ********************/
  15505. #define USB_OTG_GPWRDN_ADPMEN_Pos (0U)
  15506. #define USB_OTG_GPWRDN_ADPMEN_Msk (0x1U << USB_OTG_GPWRDN_ADPMEN_Pos) /*!< 0x00000001 */
  15507. #define USB_OTG_GPWRDN_ADPMEN USB_OTG_GPWRDN_ADPMEN_Msk /*!< ADP module enable */
  15508. #define USB_OTG_GPWRDN_ADPIF_Pos (23U)
  15509. #define USB_OTG_GPWRDN_ADPIF_Msk (0x1U << USB_OTG_GPWRDN_ADPIF_Pos) /*!< 0x00800000 */
  15510. #define USB_OTG_GPWRDN_ADPIF USB_OTG_GPWRDN_ADPIF_Msk /*!< ADP Interrupt flag */
  15511. /******************** Bit definition for USB_OTG_DEACHINTMSK register ********************/
  15512. #define USB_OTG_DEACHINTMSK_IEP1INTM_Pos (1U)
  15513. #define USB_OTG_DEACHINTMSK_IEP1INTM_Msk (0x1U << USB_OTG_DEACHINTMSK_IEP1INTM_Pos) /*!< 0x00000002 */
  15514. #define USB_OTG_DEACHINTMSK_IEP1INTM USB_OTG_DEACHINTMSK_IEP1INTM_Msk /*!< IN Endpoint 1 interrupt mask bit */
  15515. #define USB_OTG_DEACHINTMSK_OEP1INTM_Pos (17U)
  15516. #define USB_OTG_DEACHINTMSK_OEP1INTM_Msk (0x1U << USB_OTG_DEACHINTMSK_OEP1INTM_Pos) /*!< 0x00020000 */
  15517. #define USB_OTG_DEACHINTMSK_OEP1INTM USB_OTG_DEACHINTMSK_OEP1INTM_Msk /*!< OUT Endpoint 1 interrupt mask bit */
  15518. /******************** Bit definition for USB_OTG_CID register ********************/
  15519. #define USB_OTG_CID_PRODUCT_ID_Pos (0U)
  15520. #define USB_OTG_CID_PRODUCT_ID_Msk (0xFFFFFFFFU << USB_OTG_CID_PRODUCT_ID_Pos) /*!< 0xFFFFFFFF */
  15521. #define USB_OTG_CID_PRODUCT_ID USB_OTG_CID_PRODUCT_ID_Msk /*!< Product ID field */
  15522. /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
  15523. #define USB_OTG_GLPMCFG_LPMEN_Pos (0U)
  15524. #define USB_OTG_GLPMCFG_LPMEN_Msk (0x1U << USB_OTG_GLPMCFG_LPMEN_Pos) /*!< 0x00000001 */
  15525. #define USB_OTG_GLPMCFG_LPMEN USB_OTG_GLPMCFG_LPMEN_Msk /*!< LPM support enable */
  15526. #define USB_OTG_GLPMCFG_LPMACK_Pos (1U)
  15527. #define USB_OTG_GLPMCFG_LPMACK_Msk (0x1U << USB_OTG_GLPMCFG_LPMACK_Pos) /*!< 0x00000002 */
  15528. #define USB_OTG_GLPMCFG_LPMACK USB_OTG_GLPMCFG_LPMACK_Msk /*!< LPM Token acknowledge enable */
  15529. #define USB_OTG_GLPMCFG_BESL_Pos (2U)
  15530. #define USB_OTG_GLPMCFG_BESL_Msk (0xFU << USB_OTG_GLPMCFG_BESL_Pos) /*!< 0x0000003C */
  15531. #define USB_OTG_GLPMCFG_BESL USB_OTG_GLPMCFG_BESL_Msk /*!< BESL value received with last ACKed LPM Token */
  15532. #define USB_OTG_GLPMCFG_REMWAKE_Pos (6U)
  15533. #define USB_OTG_GLPMCFG_REMWAKE_Msk (0x1U << USB_OTG_GLPMCFG_REMWAKE_Pos) /*!< 0x00000040 */
  15534. #define USB_OTG_GLPMCFG_REMWAKE USB_OTG_GLPMCFG_REMWAKE_Msk /*!< bRemoteWake value received with last ACKed LPM Token */
  15535. #define USB_OTG_GLPMCFG_L1SSEN_Pos (7U)
  15536. #define USB_OTG_GLPMCFG_L1SSEN_Msk (0x1U << USB_OTG_GLPMCFG_L1SSEN_Pos) /*!< 0x00000080 */
  15537. #define USB_OTG_GLPMCFG_L1SSEN USB_OTG_GLPMCFG_L1SSEN_Msk /*!< L1 shallow sleep enable */
  15538. #define USB_OTG_GLPMCFG_BESLTHRS_Pos (8U)
  15539. #define USB_OTG_GLPMCFG_BESLTHRS_Msk (0xFU << USB_OTG_GLPMCFG_BESLTHRS_Pos) /*!< 0x00000F00 */
  15540. #define USB_OTG_GLPMCFG_BESLTHRS USB_OTG_GLPMCFG_BESLTHRS_Msk /*!< BESL threshold */
  15541. #define USB_OTG_GLPMCFG_L1DSEN_Pos (12U)
  15542. #define USB_OTG_GLPMCFG_L1DSEN_Msk (0x1U << USB_OTG_GLPMCFG_L1DSEN_Pos) /*!< 0x00001000 */
  15543. #define USB_OTG_GLPMCFG_L1DSEN USB_OTG_GLPMCFG_L1DSEN_Msk /*!< L1 deep sleep enable */
  15544. #define USB_OTG_GLPMCFG_LPMRSP_Pos (13U)
  15545. #define USB_OTG_GLPMCFG_LPMRSP_Msk (0x3U << USB_OTG_GLPMCFG_LPMRSP_Pos) /*!< 0x00006000 */
  15546. #define USB_OTG_GLPMCFG_LPMRSP USB_OTG_GLPMCFG_LPMRSP_Msk /*!< LPM response */
  15547. #define USB_OTG_GLPMCFG_SLPSTS_Pos (15U)
  15548. #define USB_OTG_GLPMCFG_SLPSTS_Msk (0x1U << USB_OTG_GLPMCFG_SLPSTS_Pos) /*!< 0x00008000 */
  15549. #define USB_OTG_GLPMCFG_SLPSTS USB_OTG_GLPMCFG_SLPSTS_Msk /*!< Port sleep status */
  15550. #define USB_OTG_GLPMCFG_L1RSMOK_Pos (16U)
  15551. #define USB_OTG_GLPMCFG_L1RSMOK_Msk (0x1U << USB_OTG_GLPMCFG_L1RSMOK_Pos) /*!< 0x00010000 */
  15552. #define USB_OTG_GLPMCFG_L1RSMOK USB_OTG_GLPMCFG_L1RSMOK_Msk /*!< Sleep State Resume OK */
  15553. #define USB_OTG_GLPMCFG_LPMCHIDX_Pos (17U)
  15554. #define USB_OTG_GLPMCFG_LPMCHIDX_Msk (0xFU << USB_OTG_GLPMCFG_LPMCHIDX_Pos) /*!< 0x001E0000 */
  15555. #define USB_OTG_GLPMCFG_LPMCHIDX USB_OTG_GLPMCFG_LPMCHIDX_Msk /*!< LPM Channel Index */
  15556. #define USB_OTG_GLPMCFG_LPMRCNT_Pos (21U)
  15557. #define USB_OTG_GLPMCFG_LPMRCNT_Msk (0x7U << USB_OTG_GLPMCFG_LPMRCNT_Pos) /*!< 0x00E00000 */
  15558. #define USB_OTG_GLPMCFG_LPMRCNT USB_OTG_GLPMCFG_LPMRCNT_Msk /*!< LPM retry count */
  15559. #define USB_OTG_GLPMCFG_SNDLPM_Pos (24U)
  15560. #define USB_OTG_GLPMCFG_SNDLPM_Msk (0x1U << USB_OTG_GLPMCFG_SNDLPM_Pos) /*!< 0x01000000 */
  15561. #define USB_OTG_GLPMCFG_SNDLPM USB_OTG_GLPMCFG_SNDLPM_Msk /*!< Send LPM transaction */
  15562. #define USB_OTG_GLPMCFG_LPMRCNTSTS_Pos (25U)
  15563. #define USB_OTG_GLPMCFG_LPMRCNTSTS_Msk (0x7U << USB_OTG_GLPMCFG_LPMRCNTSTS_Pos) /*!< 0x0E000000 */
  15564. #define USB_OTG_GLPMCFG_LPMRCNTSTS USB_OTG_GLPMCFG_LPMRCNTSTS_Msk /*!< LPM retry count status */
  15565. #define USB_OTG_GLPMCFG_ENBESL_Pos (28U)
  15566. #define USB_OTG_GLPMCFG_ENBESL_Msk (0x1U << USB_OTG_GLPMCFG_ENBESL_Pos) /*!< 0x10000000 */
  15567. #define USB_OTG_GLPMCFG_ENBESL USB_OTG_GLPMCFG_ENBESL_Msk /*!< Enable best effort service latency */
  15568. /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/
  15569. #define USB_OTG_DIEPEACHMSK1_XFRCM_Pos (0U)
  15570. #define USB_OTG_DIEPEACHMSK1_XFRCM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */
  15571. #define USB_OTG_DIEPEACHMSK1_XFRCM USB_OTG_DIEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */
  15572. #define USB_OTG_DIEPEACHMSK1_EPDM_Pos (1U)
  15573. #define USB_OTG_DIEPEACHMSK1_EPDM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */
  15574. #define USB_OTG_DIEPEACHMSK1_EPDM USB_OTG_DIEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  15575. #define USB_OTG_DIEPEACHMSK1_TOM_Pos (3U)
  15576. #define USB_OTG_DIEPEACHMSK1_TOM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */
  15577. #define USB_OTG_DIEPEACHMSK1_TOM USB_OTG_DIEPEACHMSK1_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */
  15578. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos (4U)
  15579. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk (0x1U << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
  15580. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  15581. #define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos (5U)
  15582. #define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */
  15583. #define USB_OTG_DIEPEACHMSK1_INEPNMM USB_OTG_DIEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  15584. #define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos (6U)
  15585. #define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */
  15586. #define USB_OTG_DIEPEACHMSK1_INEPNEM USB_OTG_DIEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  15587. #define USB_OTG_DIEPEACHMSK1_TXFURM_Pos (8U)
  15588. #define USB_OTG_DIEPEACHMSK1_TXFURM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */
  15589. #define USB_OTG_DIEPEACHMSK1_TXFURM USB_OTG_DIEPEACHMSK1_TXFURM_Msk /*!< FIFO underrun mask */
  15590. #define USB_OTG_DIEPEACHMSK1_BIM_Pos (9U)
  15591. #define USB_OTG_DIEPEACHMSK1_BIM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */
  15592. #define USB_OTG_DIEPEACHMSK1_BIM USB_OTG_DIEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */
  15593. #define USB_OTG_DIEPEACHMSK1_NAKM_Pos (13U)
  15594. #define USB_OTG_DIEPEACHMSK1_NAKM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
  15595. #define USB_OTG_DIEPEACHMSK1_NAKM USB_OTG_DIEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
  15596. /******************** Bit definition for USB_OTG_HPRT register ********************/
  15597. #define USB_OTG_HPRT_PCSTS_Pos (0U)
  15598. #define USB_OTG_HPRT_PCSTS_Msk (0x1U << USB_OTG_HPRT_PCSTS_Pos) /*!< 0x00000001 */
  15599. #define USB_OTG_HPRT_PCSTS USB_OTG_HPRT_PCSTS_Msk /*!< Port connect status */
  15600. #define USB_OTG_HPRT_PCDET_Pos (1U)
  15601. #define USB_OTG_HPRT_PCDET_Msk (0x1U << USB_OTG_HPRT_PCDET_Pos) /*!< 0x00000002 */
  15602. #define USB_OTG_HPRT_PCDET USB_OTG_HPRT_PCDET_Msk /*!< Port connect detected */
  15603. #define USB_OTG_HPRT_PENA_Pos (2U)
  15604. #define USB_OTG_HPRT_PENA_Msk (0x1U << USB_OTG_HPRT_PENA_Pos) /*!< 0x00000004 */
  15605. #define USB_OTG_HPRT_PENA USB_OTG_HPRT_PENA_Msk /*!< Port enable */
  15606. #define USB_OTG_HPRT_PENCHNG_Pos (3U)
  15607. #define USB_OTG_HPRT_PENCHNG_Msk (0x1U << USB_OTG_HPRT_PENCHNG_Pos) /*!< 0x00000008 */
  15608. #define USB_OTG_HPRT_PENCHNG USB_OTG_HPRT_PENCHNG_Msk /*!< Port enable/disable change */
  15609. #define USB_OTG_HPRT_POCA_Pos (4U)
  15610. #define USB_OTG_HPRT_POCA_Msk (0x1U << USB_OTG_HPRT_POCA_Pos) /*!< 0x00000010 */
  15611. #define USB_OTG_HPRT_POCA USB_OTG_HPRT_POCA_Msk /*!< Port overcurrent active */
  15612. #define USB_OTG_HPRT_POCCHNG_Pos (5U)
  15613. #define USB_OTG_HPRT_POCCHNG_Msk (0x1U << USB_OTG_HPRT_POCCHNG_Pos) /*!< 0x00000020 */
  15614. #define USB_OTG_HPRT_POCCHNG USB_OTG_HPRT_POCCHNG_Msk /*!< Port overcurrent change */
  15615. #define USB_OTG_HPRT_PRES_Pos (6U)
  15616. #define USB_OTG_HPRT_PRES_Msk (0x1U << USB_OTG_HPRT_PRES_Pos) /*!< 0x00000040 */
  15617. #define USB_OTG_HPRT_PRES USB_OTG_HPRT_PRES_Msk /*!< Port resume */
  15618. #define USB_OTG_HPRT_PSUSP_Pos (7U)
  15619. #define USB_OTG_HPRT_PSUSP_Msk (0x1U << USB_OTG_HPRT_PSUSP_Pos) /*!< 0x00000080 */
  15620. #define USB_OTG_HPRT_PSUSP USB_OTG_HPRT_PSUSP_Msk /*!< Port suspend */
  15621. #define USB_OTG_HPRT_PRST_Pos (8U)
  15622. #define USB_OTG_HPRT_PRST_Msk (0x1U << USB_OTG_HPRT_PRST_Pos) /*!< 0x00000100 */
  15623. #define USB_OTG_HPRT_PRST USB_OTG_HPRT_PRST_Msk /*!< Port reset */
  15624. #define USB_OTG_HPRT_PLSTS_Pos (10U)
  15625. #define USB_OTG_HPRT_PLSTS_Msk (0x3U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000C00 */
  15626. #define USB_OTG_HPRT_PLSTS USB_OTG_HPRT_PLSTS_Msk /*!< Port line status */
  15627. #define USB_OTG_HPRT_PLSTS_0 (0x1U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000400 */
  15628. #define USB_OTG_HPRT_PLSTS_1 (0x2U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000800 */
  15629. #define USB_OTG_HPRT_PPWR_Pos (12U)
  15630. #define USB_OTG_HPRT_PPWR_Msk (0x1U << USB_OTG_HPRT_PPWR_Pos) /*!< 0x00001000 */
  15631. #define USB_OTG_HPRT_PPWR USB_OTG_HPRT_PPWR_Msk /*!< Port power */
  15632. #define USB_OTG_HPRT_PTCTL_Pos (13U)
  15633. #define USB_OTG_HPRT_PTCTL_Msk (0xFU << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x0001E000 */
  15634. #define USB_OTG_HPRT_PTCTL USB_OTG_HPRT_PTCTL_Msk /*!< Port test control */
  15635. #define USB_OTG_HPRT_PTCTL_0 (0x1U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00002000 */
  15636. #define USB_OTG_HPRT_PTCTL_1 (0x2U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00004000 */
  15637. #define USB_OTG_HPRT_PTCTL_2 (0x4U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00008000 */
  15638. #define USB_OTG_HPRT_PTCTL_3 (0x8U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00010000 */
  15639. #define USB_OTG_HPRT_PSPD_Pos (17U)
  15640. #define USB_OTG_HPRT_PSPD_Msk (0x3U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00060000 */
  15641. #define USB_OTG_HPRT_PSPD USB_OTG_HPRT_PSPD_Msk /*!< Port speed */
  15642. #define USB_OTG_HPRT_PSPD_0 (0x1U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00020000 */
  15643. #define USB_OTG_HPRT_PSPD_1 (0x2U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00040000 */
  15644. /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/
  15645. #define USB_OTG_DOEPEACHMSK1_XFRCM_Pos (0U)
  15646. #define USB_OTG_DOEPEACHMSK1_XFRCM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */
  15647. #define USB_OTG_DOEPEACHMSK1_XFRCM USB_OTG_DOEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */
  15648. #define USB_OTG_DOEPEACHMSK1_EPDM_Pos (1U)
  15649. #define USB_OTG_DOEPEACHMSK1_EPDM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */
  15650. #define USB_OTG_DOEPEACHMSK1_EPDM USB_OTG_DOEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  15651. #define USB_OTG_DOEPEACHMSK1_TOM_Pos (3U)
  15652. #define USB_OTG_DOEPEACHMSK1_TOM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */
  15653. #define USB_OTG_DOEPEACHMSK1_TOM USB_OTG_DOEPEACHMSK1_TOM_Msk /*!< Timeout condition mask */
  15654. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos (4U)
  15655. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk (0x1U << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
  15656. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  15657. #define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos (5U)
  15658. #define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */
  15659. #define USB_OTG_DOEPEACHMSK1_INEPNMM USB_OTG_DOEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  15660. #define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos (6U)
  15661. #define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */
  15662. #define USB_OTG_DOEPEACHMSK1_INEPNEM USB_OTG_DOEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  15663. #define USB_OTG_DOEPEACHMSK1_TXFURM_Pos (8U)
  15664. #define USB_OTG_DOEPEACHMSK1_TXFURM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */
  15665. #define USB_OTG_DOEPEACHMSK1_TXFURM USB_OTG_DOEPEACHMSK1_TXFURM_Msk /*!< OUT packet error mask */
  15666. #define USB_OTG_DOEPEACHMSK1_BIM_Pos (9U)
  15667. #define USB_OTG_DOEPEACHMSK1_BIM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */
  15668. #define USB_OTG_DOEPEACHMSK1_BIM USB_OTG_DOEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */
  15669. #define USB_OTG_DOEPEACHMSK1_BERRM_Pos (12U)
  15670. #define USB_OTG_DOEPEACHMSK1_BERRM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_BERRM_Pos) /*!< 0x00001000 */
  15671. #define USB_OTG_DOEPEACHMSK1_BERRM USB_OTG_DOEPEACHMSK1_BERRM_Msk /*!< Bubble error interrupt mask */
  15672. #define USB_OTG_DOEPEACHMSK1_NAKM_Pos (13U)
  15673. #define USB_OTG_DOEPEACHMSK1_NAKM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
  15674. #define USB_OTG_DOEPEACHMSK1_NAKM USB_OTG_DOEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
  15675. #define USB_OTG_DOEPEACHMSK1_NYETM_Pos (14U)
  15676. #define USB_OTG_DOEPEACHMSK1_NYETM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_NYETM_Pos) /*!< 0x00004000 */
  15677. #define USB_OTG_DOEPEACHMSK1_NYETM USB_OTG_DOEPEACHMSK1_NYETM_Msk /*!< NYET interrupt mask */
  15678. /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/
  15679. #define USB_OTG_HPTXFSIZ_PTXSA_Pos (0U)
  15680. #define USB_OTG_HPTXFSIZ_PTXSA_Msk (0xFFFFU << USB_OTG_HPTXFSIZ_PTXSA_Pos) /*!< 0x0000FFFF */
  15681. #define USB_OTG_HPTXFSIZ_PTXSA USB_OTG_HPTXFSIZ_PTXSA_Msk /*!< Host periodic TxFIFO start address */
  15682. #define USB_OTG_HPTXFSIZ_PTXFD_Pos (16U)
  15683. #define USB_OTG_HPTXFSIZ_PTXFD_Msk (0xFFFFU << USB_OTG_HPTXFSIZ_PTXFD_Pos) /*!< 0xFFFF0000 */
  15684. #define USB_OTG_HPTXFSIZ_PTXFD USB_OTG_HPTXFSIZ_PTXFD_Msk /*!< Host periodic TxFIFO depth */
  15685. /******************** Bit definition for USB_OTG_DIEPCTL register ********************/
  15686. #define USB_OTG_DIEPCTL_MPSIZ_Pos (0U)
  15687. #define USB_OTG_DIEPCTL_MPSIZ_Msk (0x7FFU << USB_OTG_DIEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
  15688. #define USB_OTG_DIEPCTL_MPSIZ USB_OTG_DIEPCTL_MPSIZ_Msk /*!< Maximum packet size */
  15689. #define USB_OTG_DIEPCTL_USBAEP_Pos (15U)
  15690. #define USB_OTG_DIEPCTL_USBAEP_Msk (0x1U << USB_OTG_DIEPCTL_USBAEP_Pos) /*!< 0x00008000 */
  15691. #define USB_OTG_DIEPCTL_USBAEP USB_OTG_DIEPCTL_USBAEP_Msk /*!< USB active endpoint */
  15692. #define USB_OTG_DIEPCTL_EONUM_DPID_Pos (16U)
  15693. #define USB_OTG_DIEPCTL_EONUM_DPID_Msk (0x1U << USB_OTG_DIEPCTL_EONUM_DPID_Pos) /*!< 0x00010000 */
  15694. #define USB_OTG_DIEPCTL_EONUM_DPID USB_OTG_DIEPCTL_EONUM_DPID_Msk /*!< Even/odd frame */
  15695. #define USB_OTG_DIEPCTL_NAKSTS_Pos (17U)
  15696. #define USB_OTG_DIEPCTL_NAKSTS_Msk (0x1U << USB_OTG_DIEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
  15697. #define USB_OTG_DIEPCTL_NAKSTS USB_OTG_DIEPCTL_NAKSTS_Msk /*!< NAK status */
  15698. #define USB_OTG_DIEPCTL_EPTYP_Pos (18U)
  15699. #define USB_OTG_DIEPCTL_EPTYP_Msk (0x3U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
  15700. #define USB_OTG_DIEPCTL_EPTYP USB_OTG_DIEPCTL_EPTYP_Msk /*!< Endpoint type */
  15701. #define USB_OTG_DIEPCTL_EPTYP_0 (0x1U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00040000 */
  15702. #define USB_OTG_DIEPCTL_EPTYP_1 (0x2U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00080000 */
  15703. #define USB_OTG_DIEPCTL_STALL_Pos (21U)
  15704. #define USB_OTG_DIEPCTL_STALL_Msk (0x1U << USB_OTG_DIEPCTL_STALL_Pos) /*!< 0x00200000 */
  15705. #define USB_OTG_DIEPCTL_STALL USB_OTG_DIEPCTL_STALL_Msk /*!< STALL handshake */
  15706. #define USB_OTG_DIEPCTL_TXFNUM_Pos (22U)
  15707. #define USB_OTG_DIEPCTL_TXFNUM_Msk (0xFU << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x03C00000 */
  15708. #define USB_OTG_DIEPCTL_TXFNUM USB_OTG_DIEPCTL_TXFNUM_Msk /*!< TxFIFO number */
  15709. #define USB_OTG_DIEPCTL_TXFNUM_0 (0x1U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00400000 */
  15710. #define USB_OTG_DIEPCTL_TXFNUM_1 (0x2U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00800000 */
  15711. #define USB_OTG_DIEPCTL_TXFNUM_2 (0x4U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x01000000 */
  15712. #define USB_OTG_DIEPCTL_TXFNUM_3 (0x8U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x02000000 */
  15713. #define USB_OTG_DIEPCTL_CNAK_Pos (26U)
  15714. #define USB_OTG_DIEPCTL_CNAK_Msk (0x1U << USB_OTG_DIEPCTL_CNAK_Pos) /*!< 0x04000000 */
  15715. #define USB_OTG_DIEPCTL_CNAK USB_OTG_DIEPCTL_CNAK_Msk /*!< Clear NAK */
  15716. #define USB_OTG_DIEPCTL_SNAK_Pos (27U)
  15717. #define USB_OTG_DIEPCTL_SNAK_Msk (0x1U << USB_OTG_DIEPCTL_SNAK_Pos) /*!< 0x08000000 */
  15718. #define USB_OTG_DIEPCTL_SNAK USB_OTG_DIEPCTL_SNAK_Msk /*!< Set NAK */
  15719. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos (28U)
  15720. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk (0x1U << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
  15721. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */
  15722. #define USB_OTG_DIEPCTL_SODDFRM_Pos (29U)
  15723. #define USB_OTG_DIEPCTL_SODDFRM_Msk (0x1U << USB_OTG_DIEPCTL_SODDFRM_Pos) /*!< 0x20000000 */
  15724. #define USB_OTG_DIEPCTL_SODDFRM USB_OTG_DIEPCTL_SODDFRM_Msk /*!< Set odd frame */
  15725. #define USB_OTG_DIEPCTL_EPDIS_Pos (30U)
  15726. #define USB_OTG_DIEPCTL_EPDIS_Msk (0x1U << USB_OTG_DIEPCTL_EPDIS_Pos) /*!< 0x40000000 */
  15727. #define USB_OTG_DIEPCTL_EPDIS USB_OTG_DIEPCTL_EPDIS_Msk /*!< Endpoint disable */
  15728. #define USB_OTG_DIEPCTL_EPENA_Pos (31U)
  15729. #define USB_OTG_DIEPCTL_EPENA_Msk (0x1U << USB_OTG_DIEPCTL_EPENA_Pos) /*!< 0x80000000 */
  15730. #define USB_OTG_DIEPCTL_EPENA USB_OTG_DIEPCTL_EPENA_Msk /*!< Endpoint enable */
  15731. /******************** Bit definition for USB_OTG_HCCHAR register ********************/
  15732. #define USB_OTG_HCCHAR_MPSIZ_Pos (0U)
  15733. #define USB_OTG_HCCHAR_MPSIZ_Msk (0x7FFU << USB_OTG_HCCHAR_MPSIZ_Pos) /*!< 0x000007FF */
  15734. #define USB_OTG_HCCHAR_MPSIZ USB_OTG_HCCHAR_MPSIZ_Msk /*!< Maximum packet size */
  15735. #define USB_OTG_HCCHAR_EPNUM_Pos (11U)
  15736. #define USB_OTG_HCCHAR_EPNUM_Msk (0xFU << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00007800 */
  15737. #define USB_OTG_HCCHAR_EPNUM USB_OTG_HCCHAR_EPNUM_Msk /*!< Endpoint number */
  15738. #define USB_OTG_HCCHAR_EPNUM_0 (0x1U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00000800 */
  15739. #define USB_OTG_HCCHAR_EPNUM_1 (0x2U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00001000 */
  15740. #define USB_OTG_HCCHAR_EPNUM_2 (0x4U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00002000 */
  15741. #define USB_OTG_HCCHAR_EPNUM_3 (0x8U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00004000 */
  15742. #define USB_OTG_HCCHAR_EPDIR_Pos (15U)
  15743. #define USB_OTG_HCCHAR_EPDIR_Msk (0x1U << USB_OTG_HCCHAR_EPDIR_Pos) /*!< 0x00008000 */
  15744. #define USB_OTG_HCCHAR_EPDIR USB_OTG_HCCHAR_EPDIR_Msk /*!< Endpoint direction */
  15745. #define USB_OTG_HCCHAR_LSDEV_Pos (17U)
  15746. #define USB_OTG_HCCHAR_LSDEV_Msk (0x1U << USB_OTG_HCCHAR_LSDEV_Pos) /*!< 0x00020000 */
  15747. #define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk /*!< Low-speed device */
  15748. #define USB_OTG_HCCHAR_EPTYP_Pos (18U)
  15749. #define USB_OTG_HCCHAR_EPTYP_Msk (0x3U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x000C0000 */
  15750. #define USB_OTG_HCCHAR_EPTYP USB_OTG_HCCHAR_EPTYP_Msk /*!< Endpoint type */
  15751. #define USB_OTG_HCCHAR_EPTYP_0 (0x1U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00040000 */
  15752. #define USB_OTG_HCCHAR_EPTYP_1 (0x2U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00080000 */
  15753. #define USB_OTG_HCCHAR_MC_Pos (20U)
  15754. #define USB_OTG_HCCHAR_MC_Msk (0x3U << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00300000 */
  15755. #define USB_OTG_HCCHAR_MC USB_OTG_HCCHAR_MC_Msk /*!< Multi Count (MC) / Error Count (EC) */
  15756. #define USB_OTG_HCCHAR_MC_0 (0x1U << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00100000 */
  15757. #define USB_OTG_HCCHAR_MC_1 (0x2U << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00200000 */
  15758. #define USB_OTG_HCCHAR_DAD_Pos (22U)
  15759. #define USB_OTG_HCCHAR_DAD_Msk (0x7FU << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x1FC00000 */
  15760. #define USB_OTG_HCCHAR_DAD USB_OTG_HCCHAR_DAD_Msk /*!< Device address */
  15761. #define USB_OTG_HCCHAR_DAD_0 (0x01U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00400000 */
  15762. #define USB_OTG_HCCHAR_DAD_1 (0x02U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00800000 */
  15763. #define USB_OTG_HCCHAR_DAD_2 (0x04U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x01000000 */
  15764. #define USB_OTG_HCCHAR_DAD_3 (0x08U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x02000000 */
  15765. #define USB_OTG_HCCHAR_DAD_4 (0x10U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x04000000 */
  15766. #define USB_OTG_HCCHAR_DAD_5 (0x20U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x08000000 */
  15767. #define USB_OTG_HCCHAR_DAD_6 (0x40U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x10000000 */
  15768. #define USB_OTG_HCCHAR_ODDFRM_Pos (29U)
  15769. #define USB_OTG_HCCHAR_ODDFRM_Msk (0x1U << USB_OTG_HCCHAR_ODDFRM_Pos) /*!< 0x20000000 */
  15770. #define USB_OTG_HCCHAR_ODDFRM USB_OTG_HCCHAR_ODDFRM_Msk /*!< Odd frame */
  15771. #define USB_OTG_HCCHAR_CHDIS_Pos (30U)
  15772. #define USB_OTG_HCCHAR_CHDIS_Msk (0x1U << USB_OTG_HCCHAR_CHDIS_Pos) /*!< 0x40000000 */
  15773. #define USB_OTG_HCCHAR_CHDIS USB_OTG_HCCHAR_CHDIS_Msk /*!< Channel disable */
  15774. #define USB_OTG_HCCHAR_CHENA_Pos (31U)
  15775. #define USB_OTG_HCCHAR_CHENA_Msk (0x1U << USB_OTG_HCCHAR_CHENA_Pos) /*!< 0x80000000 */
  15776. #define USB_OTG_HCCHAR_CHENA USB_OTG_HCCHAR_CHENA_Msk /*!< Channel enable */
  15777. /******************** Bit definition for USB_OTG_HCSPLT register ********************/
  15778. #define USB_OTG_HCSPLT_PRTADDR_Pos (0U)
  15779. #define USB_OTG_HCSPLT_PRTADDR_Msk (0x7FU << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x0000007F */
  15780. #define USB_OTG_HCSPLT_PRTADDR USB_OTG_HCSPLT_PRTADDR_Msk /*!< Port address */
  15781. #define USB_OTG_HCSPLT_PRTADDR_0 (0x01U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000001 */
  15782. #define USB_OTG_HCSPLT_PRTADDR_1 (0x02U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000002 */
  15783. #define USB_OTG_HCSPLT_PRTADDR_2 (0x04U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000004 */
  15784. #define USB_OTG_HCSPLT_PRTADDR_3 (0x08U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000008 */
  15785. #define USB_OTG_HCSPLT_PRTADDR_4 (0x10U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000010 */
  15786. #define USB_OTG_HCSPLT_PRTADDR_5 (0x20U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000020 */
  15787. #define USB_OTG_HCSPLT_PRTADDR_6 (0x40U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000040 */
  15788. #define USB_OTG_HCSPLT_HUBADDR_Pos (7U)
  15789. #define USB_OTG_HCSPLT_HUBADDR_Msk (0x7FU << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00003F80 */
  15790. #define USB_OTG_HCSPLT_HUBADDR USB_OTG_HCSPLT_HUBADDR_Msk /*!< Hub address */
  15791. #define USB_OTG_HCSPLT_HUBADDR_0 (0x01U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000080 */
  15792. #define USB_OTG_HCSPLT_HUBADDR_1 (0x02U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000100 */
  15793. #define USB_OTG_HCSPLT_HUBADDR_2 (0x04U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000200 */
  15794. #define USB_OTG_HCSPLT_HUBADDR_3 (0x08U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000400 */
  15795. #define USB_OTG_HCSPLT_HUBADDR_4 (0x10U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000800 */
  15796. #define USB_OTG_HCSPLT_HUBADDR_5 (0x20U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00001000 */
  15797. #define USB_OTG_HCSPLT_HUBADDR_6 (0x40U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00002000 */
  15798. #define USB_OTG_HCSPLT_XACTPOS_Pos (14U)
  15799. #define USB_OTG_HCSPLT_XACTPOS_Msk (0x3U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x0000C000 */
  15800. #define USB_OTG_HCSPLT_XACTPOS USB_OTG_HCSPLT_XACTPOS_Msk /*!< XACTPOS */
  15801. #define USB_OTG_HCSPLT_XACTPOS_0 (0x1U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00004000 */
  15802. #define USB_OTG_HCSPLT_XACTPOS_1 (0x2U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00008000 */
  15803. #define USB_OTG_HCSPLT_COMPLSPLT_Pos (16U)
  15804. #define USB_OTG_HCSPLT_COMPLSPLT_Msk (0x1U << USB_OTG_HCSPLT_COMPLSPLT_Pos) /*!< 0x00010000 */
  15805. #define USB_OTG_HCSPLT_COMPLSPLT USB_OTG_HCSPLT_COMPLSPLT_Msk /*!< Do complete split */
  15806. #define USB_OTG_HCSPLT_SPLITEN_Pos (31U)
  15807. #define USB_OTG_HCSPLT_SPLITEN_Msk (0x1U << USB_OTG_HCSPLT_SPLITEN_Pos) /*!< 0x80000000 */
  15808. #define USB_OTG_HCSPLT_SPLITEN USB_OTG_HCSPLT_SPLITEN_Msk /*!< Split enable */
  15809. /******************** Bit definition for USB_OTG_HCINT register ********************/
  15810. #define USB_OTG_HCINT_XFRC_Pos (0U)
  15811. #define USB_OTG_HCINT_XFRC_Msk (0x1U << USB_OTG_HCINT_XFRC_Pos) /*!< 0x00000001 */
  15812. #define USB_OTG_HCINT_XFRC USB_OTG_HCINT_XFRC_Msk /*!< Transfer completed */
  15813. #define USB_OTG_HCINT_CHH_Pos (1U)
  15814. #define USB_OTG_HCINT_CHH_Msk (0x1U << USB_OTG_HCINT_CHH_Pos) /*!< 0x00000002 */
  15815. #define USB_OTG_HCINT_CHH USB_OTG_HCINT_CHH_Msk /*!< Channel halted */
  15816. #define USB_OTG_HCINT_AHBERR_Pos (2U)
  15817. #define USB_OTG_HCINT_AHBERR_Msk (0x1U << USB_OTG_HCINT_AHBERR_Pos) /*!< 0x00000004 */
  15818. #define USB_OTG_HCINT_AHBERR USB_OTG_HCINT_AHBERR_Msk /*!< AHB error */
  15819. #define USB_OTG_HCINT_STALL_Pos (3U)
  15820. #define USB_OTG_HCINT_STALL_Msk (0x1U << USB_OTG_HCINT_STALL_Pos) /*!< 0x00000008 */
  15821. #define USB_OTG_HCINT_STALL USB_OTG_HCINT_STALL_Msk /*!< STALL response received interrupt */
  15822. #define USB_OTG_HCINT_NAK_Pos (4U)
  15823. #define USB_OTG_HCINT_NAK_Msk (0x1U << USB_OTG_HCINT_NAK_Pos) /*!< 0x00000010 */
  15824. #define USB_OTG_HCINT_NAK USB_OTG_HCINT_NAK_Msk /*!< NAK response received interrupt */
  15825. #define USB_OTG_HCINT_ACK_Pos (5U)
  15826. #define USB_OTG_HCINT_ACK_Msk (0x1U << USB_OTG_HCINT_ACK_Pos) /*!< 0x00000020 */
  15827. #define USB_OTG_HCINT_ACK USB_OTG_HCINT_ACK_Msk /*!< ACK response received/transmitted interrupt */
  15828. #define USB_OTG_HCINT_NYET_Pos (6U)
  15829. #define USB_OTG_HCINT_NYET_Msk (0x1U << USB_OTG_HCINT_NYET_Pos) /*!< 0x00000040 */
  15830. #define USB_OTG_HCINT_NYET USB_OTG_HCINT_NYET_Msk /*!< Response received interrupt */
  15831. #define USB_OTG_HCINT_TXERR_Pos (7U)
  15832. #define USB_OTG_HCINT_TXERR_Msk (0x1U << USB_OTG_HCINT_TXERR_Pos) /*!< 0x00000080 */
  15833. #define USB_OTG_HCINT_TXERR USB_OTG_HCINT_TXERR_Msk /*!< Transaction error */
  15834. #define USB_OTG_HCINT_BBERR_Pos (8U)
  15835. #define USB_OTG_HCINT_BBERR_Msk (0x1U << USB_OTG_HCINT_BBERR_Pos) /*!< 0x00000100 */
  15836. #define USB_OTG_HCINT_BBERR USB_OTG_HCINT_BBERR_Msk /*!< Babble error */
  15837. #define USB_OTG_HCINT_FRMOR_Pos (9U)
  15838. #define USB_OTG_HCINT_FRMOR_Msk (0x1U << USB_OTG_HCINT_FRMOR_Pos) /*!< 0x00000200 */
  15839. #define USB_OTG_HCINT_FRMOR USB_OTG_HCINT_FRMOR_Msk /*!< Frame overrun */
  15840. #define USB_OTG_HCINT_DTERR_Pos (10U)
  15841. #define USB_OTG_HCINT_DTERR_Msk (0x1U << USB_OTG_HCINT_DTERR_Pos) /*!< 0x00000400 */
  15842. #define USB_OTG_HCINT_DTERR USB_OTG_HCINT_DTERR_Msk /*!< Data toggle error */
  15843. /******************** Bit definition for USB_OTG_DIEPINT register ********************/
  15844. #define USB_OTG_DIEPINT_XFRC_Pos (0U)
  15845. #define USB_OTG_DIEPINT_XFRC_Msk (0x1U << USB_OTG_DIEPINT_XFRC_Pos) /*!< 0x00000001 */
  15846. #define USB_OTG_DIEPINT_XFRC USB_OTG_DIEPINT_XFRC_Msk /*!< Transfer completed interrupt */
  15847. #define USB_OTG_DIEPINT_EPDISD_Pos (1U)
  15848. #define USB_OTG_DIEPINT_EPDISD_Msk (0x1U << USB_OTG_DIEPINT_EPDISD_Pos) /*!< 0x00000002 */
  15849. #define USB_OTG_DIEPINT_EPDISD USB_OTG_DIEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */
  15850. #define USB_OTG_DIEPINT_TOC_Pos (3U)
  15851. #define USB_OTG_DIEPINT_TOC_Msk (0x1U << USB_OTG_DIEPINT_TOC_Pos) /*!< 0x00000008 */
  15852. #define USB_OTG_DIEPINT_TOC USB_OTG_DIEPINT_TOC_Msk /*!< Timeout condition */
  15853. #define USB_OTG_DIEPINT_ITTXFE_Pos (4U)
  15854. #define USB_OTG_DIEPINT_ITTXFE_Msk (0x1U << USB_OTG_DIEPINT_ITTXFE_Pos) /*!< 0x00000010 */
  15855. #define USB_OTG_DIEPINT_ITTXFE USB_OTG_DIEPINT_ITTXFE_Msk /*!< IN token received when TxFIFO is empty */
  15856. #define USB_OTG_DIEPINT_INEPNE_Pos (6U)
  15857. #define USB_OTG_DIEPINT_INEPNE_Msk (0x1U << USB_OTG_DIEPINT_INEPNE_Pos) /*!< 0x00000040 */
  15858. #define USB_OTG_DIEPINT_INEPNE USB_OTG_DIEPINT_INEPNE_Msk /*!< IN endpoint NAK effective */
  15859. #define USB_OTG_DIEPINT_TXFE_Pos (7U)
  15860. #define USB_OTG_DIEPINT_TXFE_Msk (0x1U << USB_OTG_DIEPINT_TXFE_Pos) /*!< 0x00000080 */
  15861. #define USB_OTG_DIEPINT_TXFE USB_OTG_DIEPINT_TXFE_Msk /*!< Transmit FIFO empty */
  15862. #define USB_OTG_DIEPINT_TXFIFOUDRN_Pos (8U)
  15863. #define USB_OTG_DIEPINT_TXFIFOUDRN_Msk (0x1U << USB_OTG_DIEPINT_TXFIFOUDRN_Pos) /*!< 0x00000100 */
  15864. #define USB_OTG_DIEPINT_TXFIFOUDRN USB_OTG_DIEPINT_TXFIFOUDRN_Msk /*!< Transmit Fifo Underrun */
  15865. #define USB_OTG_DIEPINT_BNA_Pos (9U)
  15866. #define USB_OTG_DIEPINT_BNA_Msk (0x1U << USB_OTG_DIEPINT_BNA_Pos) /*!< 0x00000200 */
  15867. #define USB_OTG_DIEPINT_BNA USB_OTG_DIEPINT_BNA_Msk /*!< Buffer not available interrupt */
  15868. #define USB_OTG_DIEPINT_PKTDRPSTS_Pos (11U)
  15869. #define USB_OTG_DIEPINT_PKTDRPSTS_Msk (0x1U << USB_OTG_DIEPINT_PKTDRPSTS_Pos) /*!< 0x00000800 */
  15870. #define USB_OTG_DIEPINT_PKTDRPSTS USB_OTG_DIEPINT_PKTDRPSTS_Msk /*!< Packet dropped status */
  15871. #define USB_OTG_DIEPINT_BERR_Pos (12U)
  15872. #define USB_OTG_DIEPINT_BERR_Msk (0x1U << USB_OTG_DIEPINT_BERR_Pos) /*!< 0x00001000 */
  15873. #define USB_OTG_DIEPINT_BERR USB_OTG_DIEPINT_BERR_Msk /*!< Babble error interrupt */
  15874. #define USB_OTG_DIEPINT_NAK_Pos (13U)
  15875. #define USB_OTG_DIEPINT_NAK_Msk (0x1U << USB_OTG_DIEPINT_NAK_Pos) /*!< 0x00002000 */
  15876. #define USB_OTG_DIEPINT_NAK USB_OTG_DIEPINT_NAK_Msk /*!< NAK interrupt */
  15877. /******************** Bit definition for USB_OTG_HCINTMSK register ********************/
  15878. #define USB_OTG_HCINTMSK_XFRCM_Pos (0U)
  15879. #define USB_OTG_HCINTMSK_XFRCM_Msk (0x1U << USB_OTG_HCINTMSK_XFRCM_Pos) /*!< 0x00000001 */
  15880. #define USB_OTG_HCINTMSK_XFRCM USB_OTG_HCINTMSK_XFRCM_Msk /*!< Transfer completed mask */
  15881. #define USB_OTG_HCINTMSK_CHHM_Pos (1U)
  15882. #define USB_OTG_HCINTMSK_CHHM_Msk (0x1U << USB_OTG_HCINTMSK_CHHM_Pos) /*!< 0x00000002 */
  15883. #define USB_OTG_HCINTMSK_CHHM USB_OTG_HCINTMSK_CHHM_Msk /*!< Channel halted mask */
  15884. #define USB_OTG_HCINTMSK_AHBERR_Pos (2U)
  15885. #define USB_OTG_HCINTMSK_AHBERR_Msk (0x1U << USB_OTG_HCINTMSK_AHBERR_Pos) /*!< 0x00000004 */
  15886. #define USB_OTG_HCINTMSK_AHBERR USB_OTG_HCINTMSK_AHBERR_Msk /*!< AHB error */
  15887. #define USB_OTG_HCINTMSK_STALLM_Pos (3U)
  15888. #define USB_OTG_HCINTMSK_STALLM_Msk (0x1U << USB_OTG_HCINTMSK_STALLM_Pos) /*!< 0x00000008 */
  15889. #define USB_OTG_HCINTMSK_STALLM USB_OTG_HCINTMSK_STALLM_Msk /*!< STALL response received interrupt mask */
  15890. #define USB_OTG_HCINTMSK_NAKM_Pos (4U)
  15891. #define USB_OTG_HCINTMSK_NAKM_Msk (0x1U << USB_OTG_HCINTMSK_NAKM_Pos) /*!< 0x00000010 */
  15892. #define USB_OTG_HCINTMSK_NAKM USB_OTG_HCINTMSK_NAKM_Msk /*!< NAK response received interrupt mask */
  15893. #define USB_OTG_HCINTMSK_ACKM_Pos (5U)
  15894. #define USB_OTG_HCINTMSK_ACKM_Msk (0x1U << USB_OTG_HCINTMSK_ACKM_Pos) /*!< 0x00000020 */
  15895. #define USB_OTG_HCINTMSK_ACKM USB_OTG_HCINTMSK_ACKM_Msk /*!< ACK response received/transmitted interrupt mask */
  15896. #define USB_OTG_HCINTMSK_NYET_Pos (6U)
  15897. #define USB_OTG_HCINTMSK_NYET_Msk (0x1U << USB_OTG_HCINTMSK_NYET_Pos) /*!< 0x00000040 */
  15898. #define USB_OTG_HCINTMSK_NYET USB_OTG_HCINTMSK_NYET_Msk /*!< response received interrupt mask */
  15899. #define USB_OTG_HCINTMSK_TXERRM_Pos (7U)
  15900. #define USB_OTG_HCINTMSK_TXERRM_Msk (0x1U << USB_OTG_HCINTMSK_TXERRM_Pos) /*!< 0x00000080 */
  15901. #define USB_OTG_HCINTMSK_TXERRM USB_OTG_HCINTMSK_TXERRM_Msk /*!< Transaction error mask */
  15902. #define USB_OTG_HCINTMSK_BBERRM_Pos (8U)
  15903. #define USB_OTG_HCINTMSK_BBERRM_Msk (0x1U << USB_OTG_HCINTMSK_BBERRM_Pos) /*!< 0x00000100 */
  15904. #define USB_OTG_HCINTMSK_BBERRM USB_OTG_HCINTMSK_BBERRM_Msk /*!< Babble error mask */
  15905. #define USB_OTG_HCINTMSK_FRMORM_Pos (9U)
  15906. #define USB_OTG_HCINTMSK_FRMORM_Msk (0x1U << USB_OTG_HCINTMSK_FRMORM_Pos) /*!< 0x00000200 */
  15907. #define USB_OTG_HCINTMSK_FRMORM USB_OTG_HCINTMSK_FRMORM_Msk /*!< Frame overrun mask */
  15908. #define USB_OTG_HCINTMSK_DTERRM_Pos (10U)
  15909. #define USB_OTG_HCINTMSK_DTERRM_Msk (0x1U << USB_OTG_HCINTMSK_DTERRM_Pos) /*!< 0x00000400 */
  15910. #define USB_OTG_HCINTMSK_DTERRM USB_OTG_HCINTMSK_DTERRM_Msk /*!< Data toggle error mask */
  15911. /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
  15912. #define USB_OTG_DIEPTSIZ_XFRSIZ_Pos (0U)
  15913. #define USB_OTG_DIEPTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_DIEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  15914. #define USB_OTG_DIEPTSIZ_XFRSIZ USB_OTG_DIEPTSIZ_XFRSIZ_Msk /*!< Transfer size */
  15915. #define USB_OTG_DIEPTSIZ_PKTCNT_Pos (19U)
  15916. #define USB_OTG_DIEPTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_DIEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  15917. #define USB_OTG_DIEPTSIZ_PKTCNT USB_OTG_DIEPTSIZ_PKTCNT_Msk /*!< Packet count */
  15918. #define USB_OTG_DIEPTSIZ_MULCNT_Pos (29U)
  15919. #define USB_OTG_DIEPTSIZ_MULCNT_Msk (0x3U << USB_OTG_DIEPTSIZ_MULCNT_Pos) /*!< 0x60000000 */
  15920. #define USB_OTG_DIEPTSIZ_MULCNT USB_OTG_DIEPTSIZ_MULCNT_Msk /*!< Packet count */
  15921. /******************** Bit definition for USB_OTG_HCTSIZ register ********************/
  15922. #define USB_OTG_HCTSIZ_XFRSIZ_Pos (0U)
  15923. #define USB_OTG_HCTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_HCTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  15924. #define USB_OTG_HCTSIZ_XFRSIZ USB_OTG_HCTSIZ_XFRSIZ_Msk /*!< Transfer size */
  15925. #define USB_OTG_HCTSIZ_PKTCNT_Pos (19U)
  15926. #define USB_OTG_HCTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_HCTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  15927. #define USB_OTG_HCTSIZ_PKTCNT USB_OTG_HCTSIZ_PKTCNT_Msk /*!< Packet count */
  15928. #define USB_OTG_HCTSIZ_DOPING_Pos (31U)
  15929. #define USB_OTG_HCTSIZ_DOPING_Msk (0x1U << USB_OTG_HCTSIZ_DOPING_Pos) /*!< 0x80000000 */
  15930. #define USB_OTG_HCTSIZ_DOPING USB_OTG_HCTSIZ_DOPING_Msk /*!< Do PING */
  15931. #define USB_OTG_HCTSIZ_DPID_Pos (29U)
  15932. #define USB_OTG_HCTSIZ_DPID_Msk (0x3U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x60000000 */
  15933. #define USB_OTG_HCTSIZ_DPID USB_OTG_HCTSIZ_DPID_Msk /*!< Data PID */
  15934. #define USB_OTG_HCTSIZ_DPID_0 (0x1U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x20000000 */
  15935. #define USB_OTG_HCTSIZ_DPID_1 (0x2U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x40000000 */
  15936. /******************** Bit definition for USB_OTG_DIEPDMA register ********************/
  15937. #define USB_OTG_DIEPDMA_DMAADDR_Pos (0U)
  15938. #define USB_OTG_DIEPDMA_DMAADDR_Msk (0xFFFFFFFFU << USB_OTG_DIEPDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
  15939. #define USB_OTG_DIEPDMA_DMAADDR USB_OTG_DIEPDMA_DMAADDR_Msk /*!< DMA address */
  15940. /******************** Bit definition for USB_OTG_HCDMA register ********************/
  15941. #define USB_OTG_HCDMA_DMAADDR_Pos (0U)
  15942. #define USB_OTG_HCDMA_DMAADDR_Msk (0xFFFFFFFFU << USB_OTG_HCDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
  15943. #define USB_OTG_HCDMA_DMAADDR USB_OTG_HCDMA_DMAADDR_Msk /*!< DMA address */
  15944. /******************** Bit definition for USB_OTG_DTXFSTS register ********************/
  15945. #define USB_OTG_DTXFSTS_INEPTFSAV_Pos (0U)
  15946. #define USB_OTG_DTXFSTS_INEPTFSAV_Msk (0xFFFFU << USB_OTG_DTXFSTS_INEPTFSAV_Pos) /*!< 0x0000FFFF */
  15947. #define USB_OTG_DTXFSTS_INEPTFSAV USB_OTG_DTXFSTS_INEPTFSAV_Msk /*!< IN endpoint TxFIFO space available */
  15948. /******************** Bit definition for USB_OTG_DIEPTXF register ********************/
  15949. #define USB_OTG_DIEPTXF_INEPTXSA_Pos (0U)
  15950. #define USB_OTG_DIEPTXF_INEPTXSA_Msk (0xFFFFU << USB_OTG_DIEPTXF_INEPTXSA_Pos) /*!< 0x0000FFFF */
  15951. #define USB_OTG_DIEPTXF_INEPTXSA USB_OTG_DIEPTXF_INEPTXSA_Msk /*!< IN endpoint FIFOx transmit RAM start address */
  15952. #define USB_OTG_DIEPTXF_INEPTXFD_Pos (16U)
  15953. #define USB_OTG_DIEPTXF_INEPTXFD_Msk (0xFFFFU << USB_OTG_DIEPTXF_INEPTXFD_Pos) /*!< 0xFFFF0000 */
  15954. #define USB_OTG_DIEPTXF_INEPTXFD USB_OTG_DIEPTXF_INEPTXFD_Msk /*!< IN endpoint TxFIFO depth */
  15955. /******************** Bit definition for USB_OTG_DOEPCTL register ********************/
  15956. #define USB_OTG_DOEPCTL_MPSIZ_Pos (0U)
  15957. #define USB_OTG_DOEPCTL_MPSIZ_Msk (0x7FFU << USB_OTG_DOEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
  15958. #define USB_OTG_DOEPCTL_MPSIZ USB_OTG_DOEPCTL_MPSIZ_Msk /*!< Maximum packet size */ /*!<Bit 1 */
  15959. #define USB_OTG_DOEPCTL_USBAEP_Pos (15U)
  15960. #define USB_OTG_DOEPCTL_USBAEP_Msk (0x1U << USB_OTG_DOEPCTL_USBAEP_Pos) /*!< 0x00008000 */
  15961. #define USB_OTG_DOEPCTL_USBAEP USB_OTG_DOEPCTL_USBAEP_Msk /*!< USB active endpoint */
  15962. #define USB_OTG_DOEPCTL_NAKSTS_Pos (17U)
  15963. #define USB_OTG_DOEPCTL_NAKSTS_Msk (0x1U << USB_OTG_DOEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
  15964. #define USB_OTG_DOEPCTL_NAKSTS USB_OTG_DOEPCTL_NAKSTS_Msk /*!< NAK status */
  15965. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos (28U)
  15966. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk (0x1U << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
  15967. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */
  15968. #define USB_OTG_DOEPCTL_SODDFRM_Pos (29U)
  15969. #define USB_OTG_DOEPCTL_SODDFRM_Msk (0x1U << USB_OTG_DOEPCTL_SODDFRM_Pos) /*!< 0x20000000 */
  15970. #define USB_OTG_DOEPCTL_SODDFRM USB_OTG_DOEPCTL_SODDFRM_Msk /*!< Set odd frame */
  15971. #define USB_OTG_DOEPCTL_EPTYP_Pos (18U)
  15972. #define USB_OTG_DOEPCTL_EPTYP_Msk (0x3U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
  15973. #define USB_OTG_DOEPCTL_EPTYP USB_OTG_DOEPCTL_EPTYP_Msk /*!< Endpoint type */
  15974. #define USB_OTG_DOEPCTL_EPTYP_0 (0x1U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00040000 */
  15975. #define USB_OTG_DOEPCTL_EPTYP_1 (0x2U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00080000 */
  15976. #define USB_OTG_DOEPCTL_SNPM_Pos (20U)
  15977. #define USB_OTG_DOEPCTL_SNPM_Msk (0x1U << USB_OTG_DOEPCTL_SNPM_Pos) /*!< 0x00100000 */
  15978. #define USB_OTG_DOEPCTL_SNPM USB_OTG_DOEPCTL_SNPM_Msk /*!< Snoop mode */
  15979. #define USB_OTG_DOEPCTL_STALL_Pos (21U)
  15980. #define USB_OTG_DOEPCTL_STALL_Msk (0x1U << USB_OTG_DOEPCTL_STALL_Pos) /*!< 0x00200000 */
  15981. #define USB_OTG_DOEPCTL_STALL USB_OTG_DOEPCTL_STALL_Msk /*!< STALL handshake */
  15982. #define USB_OTG_DOEPCTL_CNAK_Pos (26U)
  15983. #define USB_OTG_DOEPCTL_CNAK_Msk (0x1U << USB_OTG_DOEPCTL_CNAK_Pos) /*!< 0x04000000 */
  15984. #define USB_OTG_DOEPCTL_CNAK USB_OTG_DOEPCTL_CNAK_Msk /*!< Clear NAK */
  15985. #define USB_OTG_DOEPCTL_SNAK_Pos (27U)
  15986. #define USB_OTG_DOEPCTL_SNAK_Msk (0x1U << USB_OTG_DOEPCTL_SNAK_Pos) /*!< 0x08000000 */
  15987. #define USB_OTG_DOEPCTL_SNAK USB_OTG_DOEPCTL_SNAK_Msk /*!< Set NAK */
  15988. #define USB_OTG_DOEPCTL_EPDIS_Pos (30U)
  15989. #define USB_OTG_DOEPCTL_EPDIS_Msk (0x1U << USB_OTG_DOEPCTL_EPDIS_Pos) /*!< 0x40000000 */
  15990. #define USB_OTG_DOEPCTL_EPDIS USB_OTG_DOEPCTL_EPDIS_Msk /*!< Endpoint disable */
  15991. #define USB_OTG_DOEPCTL_EPENA_Pos (31U)
  15992. #define USB_OTG_DOEPCTL_EPENA_Msk (0x1U << USB_OTG_DOEPCTL_EPENA_Pos) /*!< 0x80000000 */
  15993. #define USB_OTG_DOEPCTL_EPENA USB_OTG_DOEPCTL_EPENA_Msk /*!< Endpoint enable */
  15994. /******************** Bit definition for USB_OTG_DOEPINT register ********************/
  15995. #define USB_OTG_DOEPINT_XFRC_Pos (0U)
  15996. #define USB_OTG_DOEPINT_XFRC_Msk (0x1U << USB_OTG_DOEPINT_XFRC_Pos) /*!< 0x00000001 */
  15997. #define USB_OTG_DOEPINT_XFRC USB_OTG_DOEPINT_XFRC_Msk /*!< Transfer completed interrupt */
  15998. #define USB_OTG_DOEPINT_EPDISD_Pos (1U)
  15999. #define USB_OTG_DOEPINT_EPDISD_Msk (0x1U << USB_OTG_DOEPINT_EPDISD_Pos) /*!< 0x00000002 */
  16000. #define USB_OTG_DOEPINT_EPDISD USB_OTG_DOEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */
  16001. #define USB_OTG_DOEPINT_STUP_Pos (3U)
  16002. #define USB_OTG_DOEPINT_STUP_Msk (0x1U << USB_OTG_DOEPINT_STUP_Pos) /*!< 0x00000008 */
  16003. #define USB_OTG_DOEPINT_STUP USB_OTG_DOEPINT_STUP_Msk /*!< SETUP phase done */
  16004. #define USB_OTG_DOEPINT_OTEPDIS_Pos (4U)
  16005. #define USB_OTG_DOEPINT_OTEPDIS_Msk (0x1U << USB_OTG_DOEPINT_OTEPDIS_Pos) /*!< 0x00000010 */
  16006. #define USB_OTG_DOEPINT_OTEPDIS USB_OTG_DOEPINT_OTEPDIS_Msk /*!< OUT token received when endpoint disabled */
  16007. #define USB_OTG_DOEPINT_OTEPSPR_Pos (5U)
  16008. #define USB_OTG_DOEPINT_OTEPSPR_Msk (0x1U << USB_OTG_DOEPINT_OTEPSPR_Pos) /*!< 0x00000020 */
  16009. #define USB_OTG_DOEPINT_OTEPSPR USB_OTG_DOEPINT_OTEPSPR_Msk /*!< Status Phase Received For Control Write */
  16010. #define USB_OTG_DOEPINT_B2BSTUP_Pos (6U)
  16011. #define USB_OTG_DOEPINT_B2BSTUP_Msk (0x1U << USB_OTG_DOEPINT_B2BSTUP_Pos) /*!< 0x00000040 */
  16012. #define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk /*!< Back-to-back SETUP packets received */
  16013. #define USB_OTG_DOEPINT_NYET_Pos (14U)
  16014. #define USB_OTG_DOEPINT_NYET_Msk (0x1U << USB_OTG_DOEPINT_NYET_Pos) /*!< 0x00004000 */
  16015. #define USB_OTG_DOEPINT_NYET USB_OTG_DOEPINT_NYET_Msk /*!< NYET interrupt */
  16016. /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/
  16017. #define USB_OTG_DOEPTSIZ_XFRSIZ_Pos (0U)
  16018. #define USB_OTG_DOEPTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_DOEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  16019. #define USB_OTG_DOEPTSIZ_XFRSIZ USB_OTG_DOEPTSIZ_XFRSIZ_Msk /*!< Transfer size */
  16020. #define USB_OTG_DOEPTSIZ_PKTCNT_Pos (19U)
  16021. #define USB_OTG_DOEPTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_DOEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  16022. #define USB_OTG_DOEPTSIZ_PKTCNT USB_OTG_DOEPTSIZ_PKTCNT_Msk /*!< Packet count */
  16023. #define USB_OTG_DOEPTSIZ_STUPCNT_Pos (29U)
  16024. #define USB_OTG_DOEPTSIZ_STUPCNT_Msk (0x3U << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x60000000 */
  16025. #define USB_OTG_DOEPTSIZ_STUPCNT USB_OTG_DOEPTSIZ_STUPCNT_Msk /*!< SETUP packet count */
  16026. #define USB_OTG_DOEPTSIZ_STUPCNT_0 (0x1U << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x20000000 */
  16027. #define USB_OTG_DOEPTSIZ_STUPCNT_1 (0x2U << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x40000000 */
  16028. /******************** Bit definition for PCGCCTL register ********************/
  16029. #define USB_OTG_PCGCCTL_STOPCLK_Pos (0U)
  16030. #define USB_OTG_PCGCCTL_STOPCLK_Msk (0x1U << USB_OTG_PCGCCTL_STOPCLK_Pos) /*!< 0x00000001 */
  16031. #define USB_OTG_PCGCCTL_STOPCLK USB_OTG_PCGCCTL_STOPCLK_Msk /*!< SETUP packet count */
  16032. #define USB_OTG_PCGCCTL_GATECLK_Pos (1U)
  16033. #define USB_OTG_PCGCCTL_GATECLK_Msk (0x1U << USB_OTG_PCGCCTL_GATECLK_Pos) /*!< 0x00000002 */
  16034. #define USB_OTG_PCGCCTL_GATECLK USB_OTG_PCGCCTL_GATECLK_Msk /*!<Bit 0 */
  16035. #define USB_OTG_PCGCCTL_PHYSUSP_Pos (4U)
  16036. #define USB_OTG_PCGCCTL_PHYSUSP_Msk (0x1U << USB_OTG_PCGCCTL_PHYSUSP_Pos) /*!< 0x00000010 */
  16037. #define USB_OTG_PCGCCTL_PHYSUSP USB_OTG_PCGCCTL_PHYSUSP_Msk /*!<Bit 1 */
  16038. /**
  16039. * @}
  16040. */
  16041. /**
  16042. * @}
  16043. */
  16044. /** @addtogroup Exported_macros
  16045. * @{
  16046. */
  16047. /******************************* ADC Instances ********************************/
  16048. #define IS_ADC_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == ADC1) || \
  16049. ((__INSTANCE__) == ADC2) || \
  16050. ((__INSTANCE__) == ADC3))
  16051. #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  16052. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC123_COMMON)
  16053. /******************************* CAN Instances ********************************/
  16054. #define IS_CAN_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == CAN1) || \
  16055. ((__INSTANCE__) == CAN2))
  16056. /******************************* CRC Instances ********************************/
  16057. #define IS_CRC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CRC)
  16058. /******************************* DAC Instances ********************************/
  16059. #define IS_DAC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DAC1)
  16060. /******************************* DCMI Instances *******************************/
  16061. #define IS_DCMI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DCMI)
  16062. /******************************* DMA2D Instances *******************************/
  16063. #define IS_DMA2D_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == DMA2D)
  16064. /******************************** DMA Instances *******************************/
  16065. #define IS_DMA_STREAM_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == DMA1_Stream0) || \
  16066. ((__INSTANCE__) == DMA1_Stream1) || \
  16067. ((__INSTANCE__) == DMA1_Stream2) || \
  16068. ((__INSTANCE__) == DMA1_Stream3) || \
  16069. ((__INSTANCE__) == DMA1_Stream4) || \
  16070. ((__INSTANCE__) == DMA1_Stream5) || \
  16071. ((__INSTANCE__) == DMA1_Stream6) || \
  16072. ((__INSTANCE__) == DMA1_Stream7) || \
  16073. ((__INSTANCE__) == DMA2_Stream0) || \
  16074. ((__INSTANCE__) == DMA2_Stream1) || \
  16075. ((__INSTANCE__) == DMA2_Stream2) || \
  16076. ((__INSTANCE__) == DMA2_Stream3) || \
  16077. ((__INSTANCE__) == DMA2_Stream4) || \
  16078. ((__INSTANCE__) == DMA2_Stream5) || \
  16079. ((__INSTANCE__) == DMA2_Stream6) || \
  16080. ((__INSTANCE__) == DMA2_Stream7))
  16081. /******************************* GPIO Instances *******************************/
  16082. #define IS_GPIO_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \
  16083. ((__INSTANCE__) == GPIOB) || \
  16084. ((__INSTANCE__) == GPIOC) || \
  16085. ((__INSTANCE__) == GPIOD) || \
  16086. ((__INSTANCE__) == GPIOE) || \
  16087. ((__INSTANCE__) == GPIOF) || \
  16088. ((__INSTANCE__) == GPIOG) || \
  16089. ((__INSTANCE__) == GPIOH) || \
  16090. ((__INSTANCE__) == GPIOI) || \
  16091. ((__INSTANCE__) == GPIOJ) || \
  16092. ((__INSTANCE__) == GPIOK))
  16093. #define IS_GPIO_AF_INSTANCE(__INSTANCE__) (((__INSTANCE__) == GPIOA) || \
  16094. ((__INSTANCE__) == GPIOB) || \
  16095. ((__INSTANCE__) == GPIOC) || \
  16096. ((__INSTANCE__) == GPIOD) || \
  16097. ((__INSTANCE__) == GPIOE) || \
  16098. ((__INSTANCE__) == GPIOF) || \
  16099. ((__INSTANCE__) == GPIOG) || \
  16100. ((__INSTANCE__) == GPIOH) || \
  16101. ((__INSTANCE__) == GPIOI) || \
  16102. ((__INSTANCE__) == GPIOJ) || \
  16103. ((__INSTANCE__) == GPIOK))
  16104. /****************************** CEC Instances *********************************/
  16105. #define IS_CEC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == CEC)
  16106. /****************************** QSPI Instances *********************************/
  16107. #define IS_QSPI_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == QUADSPI)
  16108. /******************************** I2C Instances *******************************/
  16109. #define IS_I2C_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == I2C1) || \
  16110. ((__INSTANCE__) == I2C2) || \
  16111. ((__INSTANCE__) == I2C3) || \
  16112. ((__INSTANCE__) == I2C4))
  16113. /****************************** SMBUS Instances *******************************/
  16114. #define IS_SMBUS_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == I2C1) || \
  16115. ((__INSTANCE__) == I2C2) || \
  16116. ((__INSTANCE__) == I2C3) || \
  16117. ((__INSTANCE__) == I2C4))
  16118. /******************************** I2S Instances *******************************/
  16119. #define IS_I2S_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \
  16120. ((__INSTANCE__) == SPI2) || \
  16121. ((__INSTANCE__) == SPI3))
  16122. /******************************* LPTIM Instances ********************************/
  16123. #define IS_LPTIM_INSTANCE(__INSTANCE__) ((__INSTANCE__) == LPTIM1)
  16124. /****************************** LTDC Instances ********************************/
  16125. #define IS_LTDC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == LTDC)
  16126. /******************************* RNG Instances ********************************/
  16127. #define IS_RNG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RNG)
  16128. /****************************** RTC Instances *********************************/
  16129. #define IS_RTC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == RTC)
  16130. /******************************* SAI Instances ********************************/
  16131. #define IS_SAI_ALL_INSTANCE(__PERIPH__) (((__PERIPH__) == SAI1_Block_A) || \
  16132. ((__PERIPH__) == SAI1_Block_B) || \
  16133. ((__PERIPH__) == SAI2_Block_A) || \
  16134. ((__PERIPH__) == SAI2_Block_B))
  16135. /* Legacy define */
  16136. #define IS_SAI_BLOCK_PERIPH IS_SAI_ALL_INSTANCE
  16137. /******************************** SDMMC Instances *******************************/
  16138. #define IS_SDMMC_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == SDMMC1)
  16139. /****************************** SPDIFRX Instances *********************************/
  16140. #define IS_SPDIFRX_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == SPDIFRX)
  16141. /******************************** SPI Instances *******************************/
  16142. #define IS_SPI_ALL_INSTANCE(__INSTANCE__) (((__INSTANCE__) == SPI1) || \
  16143. ((__INSTANCE__) == SPI2) || \
  16144. ((__INSTANCE__) == SPI3) || \
  16145. ((__INSTANCE__) == SPI4) || \
  16146. ((__INSTANCE__) == SPI5) || \
  16147. ((__INSTANCE__) == SPI6))
  16148. /****************** TIM Instances : All supported instances *******************/
  16149. #define IS_TIM_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16150. ((__INSTANCE__) == TIM2) || \
  16151. ((__INSTANCE__) == TIM3) || \
  16152. ((__INSTANCE__) == TIM4) || \
  16153. ((__INSTANCE__) == TIM5) || \
  16154. ((__INSTANCE__) == TIM6) || \
  16155. ((__INSTANCE__) == TIM7) || \
  16156. ((__INSTANCE__) == TIM8) || \
  16157. ((__INSTANCE__) == TIM9) || \
  16158. ((__INSTANCE__) == TIM10) || \
  16159. ((__INSTANCE__) == TIM11) || \
  16160. ((__INSTANCE__) == TIM12) || \
  16161. ((__INSTANCE__) == TIM13) || \
  16162. ((__INSTANCE__) == TIM14))
  16163. /****************** TIM Instances : supporting 32 bits counter ****************/
  16164. #define IS_TIM_32B_COUNTER_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM2) || \
  16165. ((__INSTANCE__) == TIM5))
  16166. /****************** TIM Instances : supporting the break function *************/
  16167. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16168. ((INSTANCE) == TIM8))
  16169. /************** TIM Instances : supporting Break source selection *************/
  16170. #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16171. ((INSTANCE) == TIM8))
  16172. /****************** TIM Instances : supporting 2 break inputs *****************/
  16173. #define IS_TIM_BKIN2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  16174. ((INSTANCE) == TIM8))
  16175. /************* TIM Instances : at least 1 capture/compare channel *************/
  16176. #define IS_TIM_CC1_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16177. ((__INSTANCE__) == TIM2) || \
  16178. ((__INSTANCE__) == TIM3) || \
  16179. ((__INSTANCE__) == TIM4) || \
  16180. ((__INSTANCE__) == TIM5) || \
  16181. ((__INSTANCE__) == TIM8) || \
  16182. ((__INSTANCE__) == TIM9) || \
  16183. ((__INSTANCE__) == TIM10) || \
  16184. ((__INSTANCE__) == TIM11) || \
  16185. ((__INSTANCE__) == TIM12) || \
  16186. ((__INSTANCE__) == TIM13) || \
  16187. ((__INSTANCE__) == TIM14))
  16188. /************ TIM Instances : at least 2 capture/compare channels *************/
  16189. #define IS_TIM_CC2_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16190. ((__INSTANCE__) == TIM2) || \
  16191. ((__INSTANCE__) == TIM3) || \
  16192. ((__INSTANCE__) == TIM4) || \
  16193. ((__INSTANCE__) == TIM5) || \
  16194. ((__INSTANCE__) == TIM8) || \
  16195. ((__INSTANCE__) == TIM9) || \
  16196. ((__INSTANCE__) == TIM12))
  16197. /************ TIM Instances : at least 3 capture/compare channels *************/
  16198. #define IS_TIM_CC3_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16199. ((__INSTANCE__) == TIM2) || \
  16200. ((__INSTANCE__) == TIM3) || \
  16201. ((__INSTANCE__) == TIM4) || \
  16202. ((__INSTANCE__) == TIM5) || \
  16203. ((__INSTANCE__) == TIM8))
  16204. /************ TIM Instances : at least 4 capture/compare channels *************/
  16205. #define IS_TIM_CC4_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16206. ((__INSTANCE__) == TIM2) || \
  16207. ((__INSTANCE__) == TIM3) || \
  16208. ((__INSTANCE__) == TIM4) || \
  16209. ((__INSTANCE__) == TIM5) || \
  16210. ((__INSTANCE__) == TIM8))
  16211. /****************** TIM Instances : at least 5 capture/compare channels *******/
  16212. #define IS_TIM_CC5_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16213. ((__INSTANCE__) == TIM8))
  16214. /****************** TIM Instances : at least 6 capture/compare channels *******/
  16215. #define IS_TIM_CC6_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16216. ((__INSTANCE__) == TIM8))
  16217. /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
  16218. #define IS_TIM_CCDMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16219. ((__INSTANCE__) == TIM8))
  16220. /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
  16221. #define IS_TIM_DMA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16222. ((__INSTANCE__) == TIM8) || \
  16223. ((__INSTANCE__) == TIM2) || \
  16224. ((__INSTANCE__) == TIM3) || \
  16225. ((__INSTANCE__) == TIM4) || \
  16226. ((__INSTANCE__) == TIM5) || \
  16227. ((__INSTANCE__) == TIM6) || \
  16228. ((__INSTANCE__) == TIM7))
  16229. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  16230. #define IS_TIM_DMA_CC_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16231. ((__INSTANCE__) == TIM2) || \
  16232. ((__INSTANCE__) == TIM3) || \
  16233. ((__INSTANCE__) == TIM4) || \
  16234. ((__INSTANCE__) == TIM5) || \
  16235. ((__INSTANCE__) == TIM8))
  16236. /******************** TIM Instances : DMA burst feature ***********************/
  16237. #define IS_TIM_DMABURST_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16238. ((__INSTANCE__) == TIM2) || \
  16239. ((__INSTANCE__) == TIM3) || \
  16240. ((__INSTANCE__) == TIM4) || \
  16241. ((__INSTANCE__) == TIM5) || \
  16242. ((__INSTANCE__) == TIM8))
  16243. /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
  16244. #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(__INSTANCE__) \
  16245. (((__INSTANCE__) == TIM1) || \
  16246. ((__INSTANCE__) == TIM8))
  16247. /****************** TIM Instances : supporting counting mode selection ********/
  16248. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16249. ((__INSTANCE__) == TIM2) || \
  16250. ((__INSTANCE__) == TIM3) || \
  16251. ((__INSTANCE__) == TIM4) || \
  16252. ((__INSTANCE__) == TIM5) || \
  16253. ((__INSTANCE__) == TIM8))
  16254. /****************** TIM Instances : supporting encoder interface **************/
  16255. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16256. ((__INSTANCE__) == TIM2) || \
  16257. ((__INSTANCE__) == TIM3) || \
  16258. ((__INSTANCE__) == TIM4) || \
  16259. ((__INSTANCE__) == TIM5) || \
  16260. ((__INSTANCE__) == TIM8))
  16261. /****************** TIM Instances : supporting OCxREF clear *******************/
  16262. #define IS_TIM_OCXREF_CLEAR_INSTANCE(__INSTANCE__)\
  16263. (((__INSTANCE__) == TIM2) || \
  16264. ((__INSTANCE__) == TIM3) || \
  16265. ((__INSTANCE__) == TIM4) || \
  16266. ((__INSTANCE__) == TIM5))
  16267. /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
  16268. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(__INSTANCE__)\
  16269. (((__INSTANCE__) == TIM1) || \
  16270. ((__INSTANCE__) == TIM2) || \
  16271. ((__INSTANCE__) == TIM3) || \
  16272. ((__INSTANCE__) == TIM4) || \
  16273. ((__INSTANCE__) == TIM5) || \
  16274. ((__INSTANCE__) == TIM8))
  16275. /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
  16276. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(__INSTANCE__)\
  16277. (((__INSTANCE__) == TIM1) || \
  16278. ((__INSTANCE__) == TIM2) || \
  16279. ((__INSTANCE__) == TIM3) || \
  16280. ((__INSTANCE__) == TIM4) || \
  16281. ((__INSTANCE__) == TIM5) || \
  16282. ((__INSTANCE__) == TIM8))
  16283. /******************** TIM Instances : Advanced-control timers *****************/
  16284. #define IS_TIM_ADVANCED_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16285. ((__INSTANCE__) == TIM8))
  16286. /******************* TIM Instances : Timer input XOR function *****************/
  16287. #define IS_TIM_XOR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16288. ((__INSTANCE__) == TIM2) || \
  16289. ((__INSTANCE__) == TIM3) || \
  16290. ((__INSTANCE__) == TIM4) || \
  16291. ((__INSTANCE__) == TIM5) || \
  16292. ((__INSTANCE__) == TIM8))
  16293. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  16294. #define IS_TIM_MASTER_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16295. ((__INSTANCE__) == TIM2) || \
  16296. ((__INSTANCE__) == TIM3) || \
  16297. ((__INSTANCE__) == TIM4) || \
  16298. ((__INSTANCE__) == TIM5) || \
  16299. ((__INSTANCE__) == TIM6) || \
  16300. ((__INSTANCE__) == TIM7) || \
  16301. ((__INSTANCE__) == TIM8))
  16302. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  16303. #define IS_TIM_SLAVE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16304. ((__INSTANCE__) == TIM2) || \
  16305. ((__INSTANCE__) == TIM3) || \
  16306. ((__INSTANCE__) == TIM4) || \
  16307. ((__INSTANCE__) == TIM5) || \
  16308. ((__INSTANCE__) == TIM8) || \
  16309. ((__INSTANCE__) == TIM9) || \
  16310. ((__INSTANCE__) == TIM12))
  16311. /***************** TIM Instances : external trigger input available ************/
  16312. #define IS_TIM_ETR_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16313. ((__INSTANCE__) == TIM2) || \
  16314. ((__INSTANCE__) == TIM3) || \
  16315. ((__INSTANCE__) == TIM4) || \
  16316. ((__INSTANCE__) == TIM5) || \
  16317. ((__INSTANCE__) == TIM8))
  16318. /****************** TIM Instances : remapping capability **********************/
  16319. #define IS_TIM_REMAP_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM2) || \
  16320. ((__INSTANCE__) == TIM5) || \
  16321. ((__INSTANCE__) == TIM11))
  16322. /******************* TIM Instances : output(s) available **********************/
  16323. #define IS_TIM_CCX_INSTANCE(__INSTANCE__, __CHANNEL__) \
  16324. ((((__INSTANCE__) == TIM1) && \
  16325. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  16326. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  16327. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  16328. ((__CHANNEL__) == TIM_CHANNEL_4) || \
  16329. ((__CHANNEL__) == TIM_CHANNEL_5) || \
  16330. ((__CHANNEL__) == TIM_CHANNEL_6))) \
  16331. || \
  16332. (((__INSTANCE__) == TIM2) && \
  16333. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  16334. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  16335. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  16336. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  16337. || \
  16338. (((__INSTANCE__) == TIM3) && \
  16339. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  16340. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  16341. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  16342. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  16343. || \
  16344. (((__INSTANCE__) == TIM4) && \
  16345. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  16346. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  16347. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  16348. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  16349. || \
  16350. (((__INSTANCE__) == TIM5) && \
  16351. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  16352. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  16353. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  16354. ((__CHANNEL__) == TIM_CHANNEL_4))) \
  16355. || \
  16356. (((__INSTANCE__) == TIM8) && \
  16357. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  16358. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  16359. ((__CHANNEL__) == TIM_CHANNEL_3) || \
  16360. ((__CHANNEL__) == TIM_CHANNEL_4) || \
  16361. ((__CHANNEL__) == TIM_CHANNEL_5) || \
  16362. ((__CHANNEL__) == TIM_CHANNEL_6))) \
  16363. || \
  16364. (((__INSTANCE__) == TIM9) && \
  16365. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  16366. ((__CHANNEL__) == TIM_CHANNEL_2))) \
  16367. || \
  16368. (((__INSTANCE__) == TIM10) && \
  16369. (((__CHANNEL__) == TIM_CHANNEL_1))) \
  16370. || \
  16371. (((__INSTANCE__) == TIM11) && \
  16372. (((__CHANNEL__) == TIM_CHANNEL_1))) \
  16373. || \
  16374. (((__INSTANCE__) == TIM12) && \
  16375. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  16376. ((__CHANNEL__) == TIM_CHANNEL_2))) \
  16377. || \
  16378. (((__INSTANCE__) == TIM13) && \
  16379. (((__CHANNEL__) == TIM_CHANNEL_1))) \
  16380. || \
  16381. (((__INSTANCE__) == TIM14) && \
  16382. (((__CHANNEL__) == TIM_CHANNEL_1))))
  16383. /************ TIM Instances : complementary output(s) available ***************/
  16384. #define IS_TIM_CCXN_INSTANCE(__INSTANCE__, __CHANNEL__) \
  16385. ((((__INSTANCE__) == TIM1) && \
  16386. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  16387. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  16388. ((__CHANNEL__) == TIM_CHANNEL_3))) \
  16389. || \
  16390. (((__INSTANCE__) == TIM8) && \
  16391. (((__CHANNEL__) == TIM_CHANNEL_1) || \
  16392. ((__CHANNEL__) == TIM_CHANNEL_2) || \
  16393. ((__CHANNEL__) == TIM_CHANNEL_3))))
  16394. /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
  16395. #define IS_TIM_TRGO2_INSTANCE(__INSTANCE__)\
  16396. (((__INSTANCE__) == TIM1) || \
  16397. ((__INSTANCE__) == TIM8) )
  16398. /****************** TIM Instances : supporting synchronization ****************/
  16399. #define IS_TIM_SYNCHRO_INSTANCE(__INSTANCE__)\
  16400. (((__INSTANCE__) == TIM1) || \
  16401. ((__INSTANCE__) == TIM2) || \
  16402. ((__INSTANCE__) == TIM3) || \
  16403. ((__INSTANCE__) == TIM4) || \
  16404. ((__INSTANCE__) == TIM5) || \
  16405. ((__INSTANCE__) == TIM6) || \
  16406. ((__INSTANCE__) == TIM7) || \
  16407. ((__INSTANCE__) == TIM8))
  16408. /****************** TIM Instances : supporting clock division *****************/
  16409. #define IS_TIM_CLOCK_DIVISION_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16410. ((__INSTANCE__) == TIM2) || \
  16411. ((__INSTANCE__) == TIM3) || \
  16412. ((__INSTANCE__) == TIM4) || \
  16413. ((__INSTANCE__) == TIM5) || \
  16414. ((__INSTANCE__) == TIM8) || \
  16415. ((__INSTANCE__) == TIM9) || \
  16416. ((__INSTANCE__) == TIM10) || \
  16417. ((__INSTANCE__) == TIM11) || \
  16418. ((__INSTANCE__) == TIM12) || \
  16419. ((__INSTANCE__) == TIM13) || \
  16420. ((__INSTANCE__) == TIM14))
  16421. /****************** TIM Instances : supporting repetition counter *************/
  16422. #define IS_TIM_REPETITION_COUNTER_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16423. ((__INSTANCE__) == TIM8))
  16424. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  16425. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16426. ((__INSTANCE__) == TIM2) || \
  16427. ((__INSTANCE__) == TIM3) || \
  16428. ((__INSTANCE__) == TIM4) || \
  16429. ((__INSTANCE__) == TIM5) || \
  16430. ((__INSTANCE__) == TIM8) || \
  16431. ((__INSTANCE__) == TIM9) || \
  16432. ((__INSTANCE__) == TIM12))
  16433. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  16434. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16435. ((__INSTANCE__) == TIM2) || \
  16436. ((__INSTANCE__) == TIM3) || \
  16437. ((__INSTANCE__) == TIM4) || \
  16438. ((__INSTANCE__) == TIM5) || \
  16439. ((__INSTANCE__) == TIM8))
  16440. /****************** TIM Instances : supporting Hall sensor interface **********/
  16441. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16442. ((__INSTANCE__) == TIM2) || \
  16443. ((__INSTANCE__) == TIM3) || \
  16444. ((__INSTANCE__) == TIM4) || \
  16445. ((__INSTANCE__) == TIM5) || \
  16446. ((__INSTANCE__) == TIM8))
  16447. /****************** TIM Instances : supporting commutation event generation ***/
  16448. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(__INSTANCE__) (((__INSTANCE__) == TIM1) || \
  16449. ((__INSTANCE__) == TIM8))
  16450. /******************** USART Instances : Synchronous mode **********************/
  16451. #define IS_USART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  16452. ((__INSTANCE__) == USART2) || \
  16453. ((__INSTANCE__) == USART3) || \
  16454. ((__INSTANCE__) == USART6))
  16455. /******************** UART Instances : Asynchronous mode **********************/
  16456. #define IS_UART_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  16457. ((__INSTANCE__) == USART2) || \
  16458. ((__INSTANCE__) == USART3) || \
  16459. ((__INSTANCE__) == UART4) || \
  16460. ((__INSTANCE__) == UART5) || \
  16461. ((__INSTANCE__) == USART6) || \
  16462. ((__INSTANCE__) == UART7) || \
  16463. ((__INSTANCE__) == UART8))
  16464. /****************** UART Instances : Auto Baud Rate detection ****************/
  16465. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  16466. ((__INSTANCE__) == USART2) || \
  16467. ((__INSTANCE__) == USART3) || \
  16468. ((__INSTANCE__) == USART6))
  16469. /****************** UART Instances : Driver Enable *****************/
  16470. #define IS_UART_DRIVER_ENABLE_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  16471. ((__INSTANCE__) == USART2) || \
  16472. ((__INSTANCE__) == USART3) || \
  16473. ((__INSTANCE__) == UART4) || \
  16474. ((__INSTANCE__) == UART5) || \
  16475. ((__INSTANCE__) == USART6) || \
  16476. ((__INSTANCE__) == UART7) || \
  16477. ((__INSTANCE__) == UART8))
  16478. /******************** UART Instances : Half-Duplex mode **********************/
  16479. #define IS_UART_HALFDUPLEX_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  16480. ((__INSTANCE__) == USART2) || \
  16481. ((__INSTANCE__) == USART3) || \
  16482. ((__INSTANCE__) == UART4) || \
  16483. ((__INSTANCE__) == UART5) || \
  16484. ((__INSTANCE__) == USART6) || \
  16485. ((__INSTANCE__) == UART7) || \
  16486. ((__INSTANCE__) == UART8))
  16487. /****************** UART Instances : Hardware Flow control ********************/
  16488. #define IS_UART_HWFLOW_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  16489. ((__INSTANCE__) == USART2) || \
  16490. ((__INSTANCE__) == USART3) || \
  16491. ((__INSTANCE__) == UART4) || \
  16492. ((__INSTANCE__) == UART5) || \
  16493. ((__INSTANCE__) == USART6) || \
  16494. ((__INSTANCE__) == UART7) || \
  16495. ((__INSTANCE__) == UART8))
  16496. /******************** UART Instances : LIN mode **********************/
  16497. #define IS_UART_LIN_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  16498. ((__INSTANCE__) == USART2) || \
  16499. ((__INSTANCE__) == USART3) || \
  16500. ((__INSTANCE__) == UART4) || \
  16501. ((__INSTANCE__) == UART5) || \
  16502. ((__INSTANCE__) == USART6) || \
  16503. ((__INSTANCE__) == UART7) || \
  16504. ((__INSTANCE__) == UART8))
  16505. /********************* UART Instances : Smart card mode ***********************/
  16506. #define IS_SMARTCARD_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  16507. ((__INSTANCE__) == USART2) || \
  16508. ((__INSTANCE__) == USART3) || \
  16509. ((__INSTANCE__) == USART6))
  16510. /*********************** UART Instances : IRDA mode ***************************/
  16511. #define IS_IRDA_INSTANCE(__INSTANCE__) (((__INSTANCE__) == USART1) || \
  16512. ((__INSTANCE__) == USART2) || \
  16513. ((__INSTANCE__) == USART3) || \
  16514. ((__INSTANCE__) == UART4) || \
  16515. ((__INSTANCE__) == UART5) || \
  16516. ((__INSTANCE__) == USART6) || \
  16517. ((__INSTANCE__) == UART7) || \
  16518. ((__INSTANCE__) == UART8))
  16519. /****************************** IWDG Instances ********************************/
  16520. #define IS_IWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == IWDG)
  16521. /****************************** WWDG Instances ********************************/
  16522. #define IS_WWDG_ALL_INSTANCE(__INSTANCE__) ((__INSTANCE__) == WWDG)
  16523. /******************************************************************************/
  16524. /* For a painless codes migration between the STM32F7xx device product */
  16525. /* lines, the aliases defined below are put in place to overcome the */
  16526. /* differences in the interrupt handlers and IRQn definitions. */
  16527. /* No need to update developed interrupt code when moving across */
  16528. /* product lines within the same STM32F7 Family */
  16529. /******************************************************************************/
  16530. /* Aliases for __IRQn */
  16531. #define HASH_RNG_IRQn RNG_IRQn
  16532. /* Aliases for __IRQHandler */
  16533. #define HASH_RNG_IRQHandler RNG_IRQHandler
  16534. /**
  16535. * @}
  16536. */
  16537. /**
  16538. * @}
  16539. */
  16540. /**
  16541. * @}
  16542. */
  16543. #ifdef __cplusplus
  16544. }
  16545. #endif /* __cplusplus */
  16546. #endif /* __STM32F746xx_H */
  16547. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/