343 lines
No EOL
10 KiB
Text
343 lines
No EOL
10 KiB
Text
/*
|
|
* GENERATED FILE - DO NOT EDIT
|
|
* Copyright (c) 2008-2013 Code Red Technologies Ltd,
|
|
* Copyright 2015, 2018-2019 NXP
|
|
* (c) NXP Semiconductors 2013-2019
|
|
* Generated linker script file for LPC4330
|
|
* Created from linkscript.ldt by FMCreateLinkLibraries
|
|
* Using Freemarker v2.3.23
|
|
* MCUXpresso IDE v11.0.0 [Build 2516] [2019-06-05] on Sep 9, 2019 12:09:49 PM
|
|
*/
|
|
|
|
MEMORY
|
|
{
|
|
/* Define each memory region */
|
|
RamLoc128 (rwx) : ORIGIN = 0x10000000, LENGTH = 0x20000 /* 128K bytes (alias RAM) */
|
|
RamLoc72 (rwx) : ORIGIN = 0x10080000, LENGTH = 0x12000 /* 72K bytes (alias RAM2) */
|
|
RamAHB32 (rwx) : ORIGIN = 0x20000000, LENGTH = 0x8000 /* 32K bytes (alias RAM3) */
|
|
RamAHB16 (rwx) : ORIGIN = 0x20008000, LENGTH = 0x4000 /* 16K bytes (alias RAM4) */
|
|
RamAHB_ETB16 (rwx) : ORIGIN = 0x2000c000, LENGTH = 0x4000 /* 16K bytes (alias RAM5) */
|
|
SPIFI (rx) : ORIGIN = 0x14000000, LENGTH = 0x400000 /* 4M bytes (alias Flash) */
|
|
}
|
|
|
|
/* Define a symbol for the top of each memory region */
|
|
__base_RamLoc128 = 0x10000000 ; /* RamLoc128 */
|
|
__base_RAM = 0x10000000 ; /* RAM */
|
|
__top_RamLoc128 = 0x10000000 + 0x20000 ; /* 128K bytes */
|
|
__top_RAM = 0x10000000 + 0x20000 ; /* 128K bytes */
|
|
__base_RamLoc72 = 0x10080000 ; /* RamLoc72 */
|
|
__base_RAM2 = 0x10080000 ; /* RAM2 */
|
|
__top_RamLoc72 = 0x10080000 + 0x12000 ; /* 72K bytes */
|
|
__top_RAM2 = 0x10080000 + 0x12000 ; /* 72K bytes */
|
|
__base_RamAHB32 = 0x20000000 ; /* RamAHB32 */
|
|
__base_RAM3 = 0x20000000 ; /* RAM3 */
|
|
__top_RamAHB32 = 0x20000000 + 0x8000 ; /* 32K bytes */
|
|
__top_RAM3 = 0x20000000 + 0x8000 ; /* 32K bytes */
|
|
__base_RamAHB16 = 0x20008000 ; /* RamAHB16 */
|
|
__base_RAM4 = 0x20008000 ; /* RAM4 */
|
|
__top_RamAHB16 = 0x20008000 + 0x4000 ; /* 16K bytes */
|
|
__top_RAM4 = 0x20008000 + 0x4000 ; /* 16K bytes */
|
|
__base_RamAHB_ETB16 = 0x2000c000 ; /* RamAHB_ETB16 */
|
|
__base_RAM5 = 0x2000c000 ; /* RAM5 */
|
|
__top_RamAHB_ETB16 = 0x2000c000 + 0x4000 ; /* 16K bytes */
|
|
__top_RAM5 = 0x2000c000 + 0x4000 ; /* 16K bytes */
|
|
__base_SPIFI = 0x14000000 ; /* SPIFI */
|
|
__base_Flash = 0x14000000 ; /* Flash */
|
|
__top_SPIFI = 0x14000000 + 0x400000 ; /* 4M bytes */
|
|
__top_Flash = 0x14000000 + 0x400000 ; /* 4M bytes */
|
|
|
|
ENTRY(ResetISR)
|
|
|
|
SECTIONS
|
|
{
|
|
/* MAIN TEXT SECTION */
|
|
.text : ALIGN(4)
|
|
{
|
|
FILL(0xff)
|
|
__vectors_start__ = ABSOLUTE(.) ;
|
|
KEEP(*(.isr_vector))
|
|
/* Global Section Table */
|
|
. = ALIGN(4) ;
|
|
__section_table_start = .;
|
|
__data_section_table = .;
|
|
LONG(LOADADDR(.data));
|
|
LONG( ADDR(.data));
|
|
LONG( SIZEOF(.data));
|
|
LONG(LOADADDR(.data_RAM2));
|
|
LONG( ADDR(.data_RAM2));
|
|
LONG( SIZEOF(.data_RAM2));
|
|
LONG(LOADADDR(.data_RAM3));
|
|
LONG( ADDR(.data_RAM3));
|
|
LONG( SIZEOF(.data_RAM3));
|
|
LONG(LOADADDR(.data_RAM4));
|
|
LONG( ADDR(.data_RAM4));
|
|
LONG( SIZEOF(.data_RAM4));
|
|
LONG(LOADADDR(.data_RAM5));
|
|
LONG( ADDR(.data_RAM5));
|
|
LONG( SIZEOF(.data_RAM5));
|
|
__data_section_table_end = .;
|
|
__bss_section_table = .;
|
|
LONG( ADDR(.bss));
|
|
LONG( SIZEOF(.bss));
|
|
LONG( ADDR(.bss_RAM2));
|
|
LONG( SIZEOF(.bss_RAM2));
|
|
LONG( ADDR(.bss_RAM3));
|
|
LONG( SIZEOF(.bss_RAM3));
|
|
LONG( ADDR(.bss_RAM4));
|
|
LONG( SIZEOF(.bss_RAM4));
|
|
LONG( ADDR(.bss_RAM5));
|
|
LONG( SIZEOF(.bss_RAM5));
|
|
__bss_section_table_end = .;
|
|
__section_table_end = . ;
|
|
/* End of Global Section Table */
|
|
|
|
*(.after_vectors*)
|
|
|
|
} > SPIFI
|
|
|
|
.text : ALIGN(4)
|
|
{
|
|
*(.text*)
|
|
*(.rodata .rodata.* .constdata .constdata.*)
|
|
. = ALIGN(4);
|
|
} > SPIFI
|
|
/*
|
|
* for exception handling/unwind - some Newlib functions (in common
|
|
* with C++ and STDC++) use this.
|
|
*/
|
|
.ARM.extab : ALIGN(4)
|
|
{
|
|
*(.ARM.extab* .gnu.linkonce.armextab.*)
|
|
} > SPIFI
|
|
|
|
__exidx_start = .;
|
|
|
|
.ARM.exidx : ALIGN(4)
|
|
{
|
|
*(.ARM.exidx* .gnu.linkonce.armexidx.*)
|
|
} > SPIFI
|
|
__exidx_end = .;
|
|
|
|
_etext = .;
|
|
|
|
/* DATA section for RamLoc72 */
|
|
|
|
.data_RAM2 : ALIGN(4)
|
|
{
|
|
FILL(0xff)
|
|
PROVIDE(__start_data_RAM2 = .) ;
|
|
*(.ramfunc.$RAM2)
|
|
*(.ramfunc.$RamLoc72)
|
|
*(.data.$RAM2)
|
|
*(.data.$RamLoc72)
|
|
*(.data.$RAM2.*)
|
|
*(.data.$RamLoc72.*)
|
|
. = ALIGN(4) ;
|
|
PROVIDE(__end_data_RAM2 = .) ;
|
|
} > RamLoc72 AT>SPIFI
|
|
/* DATA section for RamAHB32 */
|
|
|
|
.data_RAM3 : ALIGN(4)
|
|
{
|
|
FILL(0xff)
|
|
PROVIDE(__start_data_RAM3 = .) ;
|
|
*(.ramfunc.$RAM3)
|
|
*(.ramfunc.$RamAHB32)
|
|
*(.data.$RAM3)
|
|
*(.data.$RamAHB32)
|
|
*(.data.$RAM3.*)
|
|
*(.data.$RamAHB32.*)
|
|
. = ALIGN(4) ;
|
|
PROVIDE(__end_data_RAM3 = .) ;
|
|
} > RamAHB32 AT>SPIFI
|
|
/* DATA section for RamAHB16 */
|
|
|
|
.data_RAM4 : ALIGN(4)
|
|
{
|
|
FILL(0xff)
|
|
PROVIDE(__start_data_RAM4 = .) ;
|
|
*(.ramfunc.$RAM4)
|
|
*(.ramfunc.$RamAHB16)
|
|
*(.data.$RAM4)
|
|
*(.data.$RamAHB16)
|
|
*(.data.$RAM4.*)
|
|
*(.data.$RamAHB16.*)
|
|
. = ALIGN(4) ;
|
|
PROVIDE(__end_data_RAM4 = .) ;
|
|
} > RamAHB16 AT>SPIFI
|
|
/* DATA section for RamAHB_ETB16 */
|
|
|
|
.data_RAM5 : ALIGN(4)
|
|
{
|
|
FILL(0xff)
|
|
PROVIDE(__start_data_RAM5 = .) ;
|
|
*(.ramfunc.$RAM5)
|
|
*(.ramfunc.$RamAHB_ETB16)
|
|
*(.data.$RAM5)
|
|
*(.data.$RamAHB_ETB16)
|
|
*(.data.$RAM5.*)
|
|
*(.data.$RamAHB_ETB16.*)
|
|
. = ALIGN(4) ;
|
|
PROVIDE(__end_data_RAM5 = .) ;
|
|
} > RamAHB_ETB16 AT>SPIFI
|
|
/* MAIN DATA SECTION */
|
|
.uninit_RESERVED (NOLOAD) :
|
|
{
|
|
. = ALIGN(4) ;
|
|
KEEP(*(.bss.$RESERVED*))
|
|
. = ALIGN(4) ;
|
|
_end_uninit_RESERVED = .;
|
|
} > RamLoc128
|
|
|
|
/* Main DATA section (RamLoc128) */
|
|
.data : ALIGN(4)
|
|
{
|
|
FILL(0xff)
|
|
_data = . ;
|
|
*(vtable)
|
|
*(.ramfunc*)
|
|
*(.data*)
|
|
. = ALIGN(4) ;
|
|
_edata = . ;
|
|
} > RamLoc128 AT>SPIFI
|
|
|
|
/* BSS section for RamLoc72 */
|
|
.bss_RAM2 :
|
|
{
|
|
. = ALIGN(4) ;
|
|
PROVIDE(__start_bss_RAM2 = .) ;
|
|
*(.bss.$RAM2)
|
|
*(.bss.$RamLoc72)
|
|
*(.bss.$RAM2.*)
|
|
*(.bss.$RamLoc72.*)
|
|
. = ALIGN (. != 0 ? 4 : 1) ; /* avoid empty segment */
|
|
PROVIDE(__end_bss_RAM2 = .) ;
|
|
} > RamLoc72
|
|
|
|
/* BSS section for RamAHB32 */
|
|
.bss_RAM3 :
|
|
{
|
|
. = ALIGN(4) ;
|
|
PROVIDE(__start_bss_RAM3 = .) ;
|
|
*(.bss.$RAM3)
|
|
*(.bss.$RamAHB32)
|
|
*(.bss.$RAM3.*)
|
|
*(.bss.$RamAHB32.*)
|
|
. = ALIGN (. != 0 ? 4 : 1) ; /* avoid empty segment */
|
|
PROVIDE(__end_bss_RAM3 = .) ;
|
|
} > RamAHB32
|
|
|
|
/* BSS section for RamAHB16 */
|
|
.bss_RAM4 :
|
|
{
|
|
. = ALIGN(4) ;
|
|
PROVIDE(__start_bss_RAM4 = .) ;
|
|
*(.bss.$RAM4)
|
|
*(.bss.$RamAHB16)
|
|
*(.bss.$RAM4.*)
|
|
*(.bss.$RamAHB16.*)
|
|
. = ALIGN (. != 0 ? 4 : 1) ; /* avoid empty segment */
|
|
PROVIDE(__end_bss_RAM4 = .) ;
|
|
} > RamAHB16
|
|
|
|
/* BSS section for RamAHB_ETB16 */
|
|
.bss_RAM5 :
|
|
{
|
|
. = ALIGN(4) ;
|
|
PROVIDE(__start_bss_RAM5 = .) ;
|
|
*(.bss.$RAM5)
|
|
*(.bss.$RamAHB_ETB16)
|
|
*(.bss.$RAM5.*)
|
|
*(.bss.$RamAHB_ETB16.*)
|
|
. = ALIGN (. != 0 ? 4 : 1) ; /* avoid empty segment */
|
|
PROVIDE(__end_bss_RAM5 = .) ;
|
|
} > RamAHB_ETB16
|
|
|
|
/* MAIN BSS SECTION */
|
|
.bss :
|
|
{
|
|
. = ALIGN(4) ;
|
|
_bss = .;
|
|
*(.bss*)
|
|
*(COMMON)
|
|
. = ALIGN(4) ;
|
|
_ebss = .;
|
|
PROVIDE(end = .);
|
|
} > RamLoc128
|
|
|
|
/* NOINIT section for RamLoc72 */
|
|
.noinit_RAM2 (NOLOAD) :
|
|
{
|
|
. = ALIGN(4) ;
|
|
*(.noinit.$RAM2)
|
|
*(.noinit.$RamLoc72)
|
|
*(.noinit.$RAM2.*)
|
|
*(.noinit.$RamLoc72.*)
|
|
. = ALIGN(4) ;
|
|
} > RamLoc72
|
|
|
|
/* NOINIT section for RamAHB32 */
|
|
.noinit_RAM3 (NOLOAD) :
|
|
{
|
|
. = ALIGN(4) ;
|
|
*(.noinit.$RAM3)
|
|
*(.noinit.$RamAHB32)
|
|
*(.noinit.$RAM3.*)
|
|
*(.noinit.$RamAHB32.*)
|
|
. = ALIGN(4) ;
|
|
} > RamAHB32
|
|
|
|
/* NOINIT section for RamAHB16 */
|
|
.noinit_RAM4 (NOLOAD) :
|
|
{
|
|
. = ALIGN(4) ;
|
|
*(.noinit.$RAM4)
|
|
*(.noinit.$RamAHB16)
|
|
*(.noinit.$RAM4.*)
|
|
*(.noinit.$RamAHB16.*)
|
|
. = ALIGN(4) ;
|
|
} > RamAHB16
|
|
|
|
/* NOINIT section for RamAHB_ETB16 */
|
|
.noinit_RAM5 (NOLOAD) :
|
|
{
|
|
. = ALIGN(4) ;
|
|
*(.noinit.$RAM5)
|
|
*(.noinit.$RamAHB_ETB16)
|
|
*(.noinit.$RAM5.*)
|
|
*(.noinit.$RamAHB_ETB16.*)
|
|
. = ALIGN(4) ;
|
|
} > RamAHB_ETB16
|
|
|
|
/* DEFAULT NOINIT SECTION */
|
|
.noinit (NOLOAD):
|
|
{
|
|
. = ALIGN(4) ;
|
|
_noinit = .;
|
|
*(.noinit*)
|
|
. = ALIGN(4) ;
|
|
_end_noinit = .;
|
|
} > RamLoc128
|
|
PROVIDE(_pvHeapStart = DEFINED(__user_heap_base) ? __user_heap_base : .);
|
|
PROVIDE(_vStackTop = DEFINED(__user_stack_top) ? __user_stack_top : __top_RamLoc128 - 0);
|
|
|
|
/* ## Create checksum value (used in startup) ## */
|
|
PROVIDE(__valid_user_code_checksum = 0 -
|
|
(_vStackTop
|
|
+ (ResetISR + 1)
|
|
+ (NMI_Handler + 1)
|
|
+ (HardFault_Handler + 1)
|
|
+ (( DEFINED(MemManage_Handler) ? MemManage_Handler : 0 ) + 1) /* MemManage_Handler may not be defined */
|
|
+ (( DEFINED(BusFault_Handler) ? BusFault_Handler : 0 ) + 1) /* BusFault_Handler may not be defined */
|
|
+ (( DEFINED(UsageFault_Handler) ? UsageFault_Handler : 0 ) + 1) /* UsageFault_Handler may not be defined */
|
|
) );
|
|
|
|
/* Provide basic symbols giving location and size of main text
|
|
* block, including initial values of RW data sections. Note that
|
|
* these will need extending to give a complete picture with
|
|
* complex images (e.g multiple Flash banks).
|
|
*/
|
|
_image_start = LOADADDR(.text);
|
|
_image_end = LOADADDR(.data) + SIZEOF(.data);
|
|
_image_size = _image_end - _image_start;
|
|
} |